

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0237560 A1 Yang et al.

Jul. 11, 2024 (43) **Pub. Date:** 

### (54) PHASE-CHANGE MEMORY DEVICE WITH TAPERED THERMAL TRANSFER LAYER

(71) Applicant: Taiwan Semiconductor

Manufacturing Company, Ltd.,

Hsinchu (TW)

(72) Inventors: Tsung-Hsueh Yang, Taichung City

(TW); Chang-Chih Huang, Taichung (TW); Yu-Wen Wang, Taichung City

(TW); Fu-Ting Sung, Yangmei City

(TW)

Appl. No.: 18/150,884

(22)Filed: Jan. 6, 2023

#### **Publication Classification**

(51) **Int. Cl.** H10N 70/20

(2006.01)(2006.01)

H10B 63/10 H10N 70/00 (2006.01) (52) U.S. Cl.

CPC ...... H10N 70/231 (2023.02); H10B 63/10 (2023.02); H10N 70/023 (2023.02); H10N 70/026 (2023.02); H10N 70/063 (2023.02);

H10N 70/841 (2023.02); H10N 70/8613 (2023.02)

#### (57)**ABSTRACT**

A memory device including a first electrode and a second electrode are over a first dielectric layer. A heater layer is laterally between the first electrode and the second electrode. A thermal transfer layer is over the heater layer. The thermal transfer layer includes a first tapered region between the first electrode and the heater layer. A phase-change layer is over the thermal transfer layer and extends laterally from a top surface of the first electrode to a top surface of the second electrode. The phase-change layer includes a first lateral region over the first electrode and a first step region directly over the first tapered region of the thermal transfer layer. The phase-change layer has a first thickness along the first step region and a second thickness along the first lateral region. A difference between the first thickness and the second thickness is less than 20%.

# 100a 🚤

