

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0244818 A1 Tung et al.

## Jul. 18, 2024 (43) Pub. Date:

### (54) METHOD OF FABRICATING SEMICONDUCTOR DEVICE

(71) Applicant: Fujian Jinhua Integrated Circuit Co., Ltd., Quanzhou City (CN)

Inventors: Yu-Cheng Tung, Quanzhou City (CN); Janbo Zhang, Quanzhou City (CN)

Assignee: Fujian Jinhua Integrated Circuit Co., (73)Ltd., Quanzhou City (CN)

Appl. No.: 18/619,149

(22) Filed: Mar. 27, 2024

### Related U.S. Application Data

(62) Division of application No. 17/396,752, filed on Aug. 8, 2021, now Pat. No. 11,980,018.

#### (30)Foreign Application Priority Data

Jul. 9, 2021 (CN) ...... 202110778040.9 (CN) ...... 202121569429.4 Jul. 9, 2021

#### **Publication Classification**

(51) **Int. Cl.** H10B 12/00 (2023.01)H01L 21/768 (2006.01)

(2006.01)H01L 23/522 (2006.01)H01L 23/532

U.S. Cl.

CPC ... H10B 12/0335 (2023.02); H01L 21/76831 (2013.01); H01L 21/76843 (2013.01); H01L 23/5226 (2013.01); H10B 12/315 (2023.02); H01L 23/53223 (2013.01); H01L 23/53238 (2013.01); H01L 23/53266 (2013.01)

#### (57)ABSTRACT

The present disclosure relates to a semiconductor device and a method of fabricating the same, which includes a substrate, a plurality of bit lines, a plurality of first plugs, a first spacer, a second spacer, a plurality of second plugs and a metal silicide layer. The bit lines are disposed on the substrate. The first plugs are disposed on the substrate and separated from the bit lines. The first spacer and the second spacer are disposed between each of the bit lines and the first plugs, and include a first height and a second height respectively. The second plugs are disposed on the first plugs respectively, and the metal silicide layer is disposed between the first plugs and the second plugs, wherein an end portion of the metal silicide layer is clamped between the second spacer and the first spacer.

