

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0244824 A1 Chen et al.

Jul. 18, 2024 (43) **Pub. Date:** 

## (54) SEMICONDUCTOR MEMORY DEVICE AND METHOD OF FABRICATING THE SAME

- (71) Applicant: Fujian Jinhua Integrated Circuit Co., Ltd., Quanzhou City (CN)
- Inventors: Ken-Li Chen, Quanzhou City (CN); Yifei Yan, Quanzhou City (CN); Yu-Cheng Tung, Quanzhou City (CN)
- Assignee: Fujian Jinhua Integrated Circuit Co., Ltd., Quanzhou City (CN)
- Appl. No.: 18/427,852 (21)
- (22) Filed: Jan. 31, 2024

### Related U.S. Application Data

(63) Continuation of application No. 17/573,597, filed on Jan. 11, 2022, now Pat. No. 11,930,631.

#### (30)Foreign Application Priority Data

| Nov. 10, 202 | 1 (CN) | <br>202111327962.4 |
|--------------|--------|--------------------|
| Nov. 10, 202 | 1 (CN) | <br>202122747174.2 |

### **Publication Classification**

(51) Int. Cl. H10B 12/00 (2006.01)H01L 29/06 (2006.01)

U.S. Cl.

CPC ...... H10B 12/315 (2023.02); H01L 29/0649 (2013.01); H10B 12/0335 (2023.02); H10B **12/482** (2023.02)

#### (57)**ABSTRACT**

The present disclosure relates to a semiconductor memory device and a fabricating method thereof, and the semiconductor memory device includes a substrate, bit lines, plugs and a spacer structure. The bit lines are separately disposed on the substrate, and the plugs are also disposed on the substrate to alternately arrange with the bit lines. The spacer structure is disposed on the substrate, between each of the bit lines and each of the plugs. The spacer structure includes a first air gap layer, a first spacer and a second air gap layer, and the first air gap layer, the first spacer and the second air gap layer are sequentially stacked between sidewalls of the bit lines and the plugs. Therefore, two air gap layers may be formed between the bit lines and the storage node contacts to improve the delay between the resistor and the capacitor.

