

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0244828 A1

Jul. 18, 2024 (43) **Pub. Date:** 

### (54) MEMORY STRUCTURE AND MANUFACTURING METHOD THEREOF

(71) Applicant: NANYA TECHNOLOGY CORPORATION, New Taipei city

(TW)

(72) Inventor: Chun-Heng WU, Taoyuan City (TW)

(21) Appl. No.: 18/155,043

(22) Filed: Jan. 16, 2023

#### **Publication Classification**

(51) Int. Cl. H10B 12/00 (2006.01) (52) U.S. Cl. CPC ...... H10B 12/34 (2023.02); H10B 12/053 (2023.02); H10B 12/485 (2023.02)

#### (57)ABSTRACT

A memory structure includes a semiconductor substrate, two word line structures, an isolation structure, and a bit line contact layer. The semiconductor substrate has a first trench, a second trench, a first top surface, and a second top surface adjoining the first and second trenches and lower than the first top surface. The two word line structures are respectively located in the first and second trenches. The isolation structure is located on the two word line structures and in contact with a sidewall of the first trench and a sidewall of the second trench, in which the isolation structure has a top surface extending to and coplanar with the second top surface of the semiconductor substrate. The bit line contact layer is located on the second top surface of the semiconductor substrate and surrounded by the isolation structure.

100

