

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0244833 A1 HUA et al.

(43) **Pub. Date:** Jul. 18, 2024

## (54) DYNAMIC RANDOM ACCESS MEMORY AND FORMING METHOD THEREFOR

(71) Applicant: ICLEAGUE TECHNOLOGY CO., LTD., Jiaxing, Zhejiang (CN)

Inventors: Wenyu HUA, Jiaxing, Zhejiang (CN); Xing YU, Jiaxing, Zhejiang (CN)

Assignee: ICLEAGUE TECHNOLOGY CO., LTD., Jiaxing, Zhejiang (CN)

Sep. 2, 2021

18/552,837 (21) Appl. No.:

(86) PCT No.: PCT/CN2021/116127

§ 371 (c)(1),

(22) PCT Filed:

(2) Date: Apr. 4, 2024

#### (30)Foreign Application Priority Data

Apr. 7, 2021 (CN) ...... 202110373398.3

### **Publication Classification**

(51) Int. Cl. H10B 12/00 (2006.01)H01L 21/302 (2006.01)

(2006.01)H01L 23/14 (2006.01)H01L 29/06

(52) U.S. Cl.

CPC ....... H10B 12/488 (2023.02); H01L 21/302 (2013.01); H01L 23/145 (2013.01); H01L 29/0653 (2013.01); H10B 12/02 (2023.02); H10B 12/482 (2023.02)

#### (57)ABSTRACT

A dynamic random access memory and a forming method therefor. The dynamic random access memory comprises: a substrate (100), which has opposite first surface (101) and second surface (102), and comprises several active regions (103), and each active region (103) comprises an isolation region (104), a channel region (105) and a word line region (106); a first isolation layer (108), which is located in the isolation region (104); a word line gate structure (111), which is located in the word line region (106); a first source/drain dope region (112), which is located in the channel region (105) on the first surface (101); a bit line layer (114) which is located on the first surface (101); a second source/drain dope region (116) which is located in the channel region (105) on the second surface (102); and several capacitor structures (119), which are located on the second surface (102).

