

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0244852 A1 NAKACHI et al.

### Jul. 18, 2024 (43) **Pub. Date:**

#### (54) **MEMORY DEVICE**

(71) Applicant: Kioxia Corporation, Tokyo (JP)

(72) Inventors: Yuki NAKACHI, Kuwana (JP); Yuva

SAEKI, Yokkaichi (JP)

(73) Assignee: Kioxia Corporation, Tokyo (JP)

(21) Appl. No.: 18/538,551

(22)Filed: Dec. 13, 2023

(30)Foreign Application Priority Data

Jan. 13, 2023 (JP) ...... 2023-004015

#### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H10B 80/00  | (2006.01) |
|      | H01L 23/00  | (2006.01) |
|      | H01L 25/00  | (2006.01) |
|      | H01L 25/065 | (2006.01) |
|      | H01L 25/18  | (2006.01) |

### (52) U.S. Cl.

CPC ...... H10B 80/00 (2023.02); H01L 24/08 (2013.01); H01L 24/80 (2013.01); H01L 25/0657 (2013.01); H01L 25/18 (2013.01); H01L 25/50 (2013.01); H01L 2224/08145 (2013.01); H01L 2224/80006 (2013.01); H01L 2224/80895 (2013.01); H01L 2224/80896 (2013.01); H01L 2924/1431 (2013.01); H01L *2924/14511* (2013.01)

#### (57)**ABSTRACT**

A memory device includes a first conductive layer; a second conductive layer arranged with the first conductive layer in a first direction in a first region; third conductive layers arranged in the first region and mutually separated in the first direction; a conductor extending in the first direction and intersecting extensions of the third conductive layers in a second region; and a memory pillar having portions intersecting the third conductive layers and functioning as memory cells. The second conductive layer includes a first portion extending in a plane and in contact with the memory pillar and a second portion arranged on a surface of the first portion on a side of the first conductive layer to protrude with respect to the first portion. The first conductive layer includes third and fourth portions in contact with the second portion and the conductor, respectively.

