

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0251538 A1

Jul. 25, 2024 (43) **Pub. Date:** 

(54) BONDED SEMICONDUCTOR DEVICES HAVING PROCESSOR AND STATIC RANDOM-ACCESS MEMORY AND METHODS FOR FORMING THE SAME

(71) Applicant: YANGTZE MEMORY TECHNOLOGIES CO., LTD., Wuhan (CN)

(72) Inventor: Jun LIU, Wuhan (CN)

(21) Appl. No.: 18/587,031

(22) Filed: Feb. 26, 2024

### Related U.S. Application Data

(60) Division of application No. 17/524,478, filed on Nov. 11, 2021, now Pat. No. 11,950,399, which is a continuation of application No. 16/669,461, filed on Oct. 30, 2019, now Pat. No. 11,201,157, which is a continuation of application No. PCT/CN2019/105313, filed on Sep. 11, 2019.

#### **Publication Classification**

(51) **Int. Cl.** H10B 10/00 (2006.01)H01L 21/02 (2006.01)H01L 21/20 (2006.01)

H01L 21/822 (2006.01)H01L 25/065 (2006.01)H10B 12/00 (2006.01)

(52) U.S. Cl.

CPC ...... H10B 10/12 (2023.02); H01L 21/02013 (2013.01); H01L 21/2007 (2013.01); H01L 21/8221 (2013.01); H01L 25/0657 (2013.01); H10B 12/09 (2023.02)

#### (57)ABSTRACT

In an example, a semiconductor device includes a first semiconductor structure including a device layer, a first interconnect layer, and a first bonding layer. The device layer includes a processor and a logic circuit, and the first bonding layer includes a first bonding contact. The semiconductor device also includes a second semiconductor structure including an array of static random-access memory (SRAM) cells, a second interconnect layer, and a second bonding layer including a second bonding contact. The first bonding contact is in contact with the second bonding contact. The processor is electrically connected to the array of SRAM cells through the first interconnect layer, the first bonding contact, the second bonding contact, and the second interconnect layer. The logic circuit is electrically connected to the array of SRAM cells through the first interconnect layer, the first bonding contact, the second bonding contact, and the second interconnect layer.

