

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0251539 A1 Chu et al.

### Jul. 25, 2024 (43) Pub. Date:

#### (54) METHOD FOR FORMING DIFFERENT TYPES OF DEVICES

(71) Applicant: Taiwan Semiconductor

Manufacturing Co., Ltd., Hsinchu

(TW)

(72) Inventors: Feng-Ching Chu, Hsinchu (TW);

Wei-Yang Lee, Taipei City (TW); Feng-Cheng Yang, Hsinchu (TW); Yen-Ming Chen, Hsinchu (TW)

Appl. No.: 18/587,506

(22) Filed: Feb. 26, 2024

#### Related U.S. Application Data

Continuation of application No. 17/859,757, filed on Jul. 7, 2022, now Pat. No. 11,917,803, which is a division of application No. 16/895,678, filed on Jun. 8, 2020, now Pat. No. 11,508,736.

### **Publication Classification**

| (51) | Int. Cl.     |           |
|------|--------------|-----------|
|      | H10B 10/00   | (2006.01) |
|      | H01L 21/02   | (2006.01) |
|      | H01L 21/306  | (2006.01) |
|      | H01L 21/3105 | (2006.01) |
|      | H01L 29/06   | (2006.01) |

| H01L 29/08  | (2006.01) |
|-------------|-----------|
| H01L 29/10  | (2006.01) |
| H01L 29/423 | (2006.01) |
| H01L 29/66  | (2006.01) |
| H01L 29/78  | (2006.01) |

(52) U.S. Cl.

CPC ...... H10B 10/12 (2023.02); H01L 21/02532 (2013.01); H01L 21/30604 (2013.01); H01L 21/31053 (2013.01); H01L 29/0673 (2013.01); H01L 29/0847 (2013.01); H01L 29/1037 (2013.01); H01L 29/42392 (2013.01); H01L **29/6653** (2013.01); **H01L 29/66545** (2013.01); H01L 29/66553 (2013.01); H01L 29/6656 (2013.01); H01L 29/66636 (2013.01); H01L 29/66795 (2013.01); H01L 29/785 (2013.01); H10B 10/18 (2023.02)

#### (57)**ABSTRACT**

A semiconductor device according to the present disclosure includes a gate-all-around (GAA) transistor in a first device area and a fin-type field effect transistor (FinFET) in a second device area. The GAA transistor includes a plurality of vertically stacked channel members and a first gate structure over and around the plurality of vertically stacked channel members. The FinFET includes a fin-shaped channel member and a second gate structure over the fin-shaped channel member. The fin-shaped channel member includes semiconductor layers interleaved by sacrificial layers.

