

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0251540 A1 LIN et al.

Jul. 25, 2024

### (43) **Pub. Date:**

### (54) INTEGRATED CIRCUIT DEVICE AND **METHOD**

(71) Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Hsinchu (TW)

(72) Inventors: Kao-Cheng LIN, Hsinchu (TW); Hidehiro FUJIWARA, Hsinchu (TW); Yen Lin CHUNG, Hsinchu (TW); Wei Min CHAN, Hsinchu (TW); Yen-Huei CHEN, Hsinchu (TW)

(21) Appl. No.: 18/325,855

(22) Filed: May 30, 2023

### Related U.S. Application Data

(60) Provisional application No. 63/481,292, filed on Jan. 24, 2023.

#### **Publication Classification**

(51) Int. Cl. H10B 10/00 (2006.01)

U.S. Cl. (52)CPC ...... H10B 10/125 (2023.02); H10B 10/18 (2023.02); G11C 11/418 (2013.01)

#### (57)**ABSTRACT**

An integrated circuit (IC) device includes a memory array including a plurality of memory cells, a first word line over the memory array and electrically coupled to at least one first memory cell among the plurality of memory cells, and a second word line under the memory array and electrically coupled to at least one second memory cell among the plurality of memory cells. Each memory cell among the plurality of memory cells includes complementary fieldeffect transistor (CFET) devices.

