

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0251541 A1 CHUNG et al.

Jul. 25, 2024 (43) **Pub. Date:** 

#### (54) MEMORY DEVICE, METHOD, LAYOUT, AND SYSTEM

(71) Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY,

LTD., Hsinchu (TW)

(72) Inventors: Yen Lin CHUNG, Hsinchu (TW);

Kao-Cheng LIN, Hsinchu (TW); Wei Min CHAN, Hsinchu (TW); Yen-Huei

CHEN, Hsinchu (TW)

(21) Appl. No.: 18/325,861

(22) Filed: May 30, 2023

## Related U.S. Application Data

(60) Provisional application No. 63/481,299, filed on Jan. 24, 2023.

### **Publication Classification**

(51) **Int. Cl.** 

H10B 10/00 (2006.01)G06F 30/392 (2006.01)G11C 11/419 (2006.01)

(52) U.S. Cl.

CPC ........... H10B 10/18 (2023.02); G06F 30/392 (2020.01); *G11C 11/419* (2013.01)

(57)ABSTRACT

A memory macro includes an input/output (I/O) circuit positioned in a semiconductor wafer, a column of memory cells including first and second subsets of contiguous memory cells extending away from the I/O circuit in the semiconductor wafer, wherein the first subset is positioned between the I/O circuit and the second subset, a first bit line coupled to the I/O circuit and extending on one of a frontside or a backside of the semiconductor wafer along the first subset and terminating at the second subset, and a second bit line coupled to the I/O circuit and extending on the other of the frontside or the backside along the first and second subsets. Each memory cell of the first subset is electrically connected to the first bit line, and each memory cell of the second subset is electrically connected to the second bit line.

300

