

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0251547 A1

Jul. 25, 2024 (43) **Pub. Date:** 

### (54) SEMICONDUCTOR DEVICE INCLUDING A **BURIED CELL ARRAY TRANSISTOR (BCAT)** STRUCTURE AND MANUFACTURING METHOD THEREOF

(71) Applicant: SAMSUNG ELECTRONICS CO., LTD., SUWON-SI (KR)

Inventors: **Byeongjun BAE**, Suwon-si (KR); Jungwoo SONG, Suwon-si (KR)

Appl. No.: 18/406,265 (21)

(22)Filed: Jan. 8, 2024

(30)Foreign Application Priority Data

Jan. 20, 2023 (KR) ..... 10-2023-0009035

#### **Publication Classification**

(51) Int. Cl. H10B 12/00 (2006.01) (52) U.S. Cl. CPC ...... H10B 12/34 (2023.02); H10B 12/053 (2023.02); H10B 12/315 (2023.02); H10B 12/482 (2023.02); H10B 12/488 (2023.02)

#### (57)**ABSTRACT**

A semiconductor device includes: an active area formed on a substrate; bit lines extending in a first direction and formed inside the substrate by passing through the active area, wherein the bit lines are formed at first intervals in a second direction that is substantially perpendicular to the first direction; word lines formed inside the substrate by passing through the active area, and extending below the bit lines in the second direction, wherein the word lines are formed at second intervals in the first direction; a contact structure formed on the active area and adjacent to the bit lines, wherein the contact structure includes a metal layer and an adhesive layer; and a capacitor structure formed on the contact structure, wherein the active area is inclined in a third direction having a certain slope with respect to the first direction.

