

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0251552 A1 Asadirad et al.

Jul. 25, 2024 (43) **Pub. Date:** 

### (54) NAND STAIRCASE LANDING PADS **CONVERSION**

(71) Applicant: Micron Technology, Inc., Boise, ID

(72) Inventors: Mojtaba Asadirad, Boise, ID (US); Yiping Wang, Boise, ID (US); David

H. Wells, Boise, ID (US); Matt J.

King, Boise, ID (US)

(21) Appl. No.: 18/417,709

(22) Filed: Jan. 19, 2024

### Related U.S. Application Data

(60) Provisional application No. 63/441,127, filed on Jan. 25, 2023.

#### **Publication Classification**

(51) Int. Cl. (2006.01)H10B 43/27 H10B 41/27 (2006.01)

(52) U.S. Cl. CPC ...... H10B 43/27 (2023.02); H10B 41/27 (2023.02)

#### (57)ABSTRACT

Methods, systems, and devices for NAND staircase landing pads conversion are described. A memory device may include one or more lateral word line contacts that may couple a word line with a conductive pillar that traverses a stack of materials of the memory device. The use of the lateral word line contact may allow for a conductive pillar to be coupled with a target word line without requiring an end of the conductive pillar to be placed directly on the word line. Additionally, the memory architecture described herein may allow for the target word line to be coupled with CMOS circuitry via a first conductive pillar without the use of a second conductive pillar, as the first conductive pillar may traverse the stack of materials and be coupled with the CMOS circuitry. Therefore, total quantity of conductive pillars may be reduced, and the risk of manufacturing errors may be lowered.

-300-i



