#### 1. INTRODUCTION

General purpose Input/outputs (GPIOs) IP is being designed that follows AMBA APB protocol. There are 32 GPIO pins which can be configured as input/output individually. When any pin configured as output, write operation can be performed on it by writing in the write-associated registers, one can also read the status of any GPIO pin by reading read-associative register.

# 1.1. High Level Block Diagram



APB slave module is just an interface that follows APB protocol to drive GPIO module. GPIO module perform read/write on pins, configuration and control registers as per instructions given by APB slave module.

#### 1.2. Features

- GPIOs IP follow AMBA APB protocol
- 32 GPIO pins that can be configured as input/output
- Two operating modes Push-pull and open-drain
- Separate input and output registers
- Input register reflect the data on GPIOs
- Output register to write data on GPIOs
- Direction register to set the direction of GPIO as input/output
- Set and Clear registers to drive GPIOs additionally
- Mode register for selection of mode

#### 2. SIGNALS DISCRIPTION

| Sr. | Signal | Directi | Polarity | Size(b | Description |
|-----|--------|---------|----------|--------|-------------|
| #   | Name   | on      |          | its)   |             |

| 1.  | PRESETn | Input  | Active<br>Low  | 1       | Reset is active low. It resets the internal registers of GPIO block                                                                                                                                                                                                         |  |
|-----|---------|--------|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2.  | PCLK    | Input  | Active<br>High | 1       | System clock                                                                                                                                                                                                                                                                |  |
| 3.  | PSELx   | Input  | Active<br>High | 1       | IP starts its operations of read/write if PSELx & PENABLE are set to HIGH.                                                                                                                                                                                                  |  |
| 4.  | PENABLE | Input  | Active<br>High | 1       | IP starts its operations of read/write if PSELx & PENABLE are set to HIGH.                                                                                                                                                                                                  |  |
| 5.  | PSTRB   | Input  |                | 4       | Signal used for modified write operation. Particular byte chunk of data is written whose corresponding PSTRB bit is HIGH.                                                                                                                                                   |  |
| 6.  | PWRITE  | Input  | Active<br>High | 1       | PWRITE is HIGH for write operation and LOW for read operation                                                                                                                                                                                                               |  |
| 7.  | PADDR   | Input  |                | 32      | Address for register that you want to read/ write                                                                                                                                                                                                                           |  |
| 8.  | PWDATA  | Input  |                | 32      | Data to be written on respective register.                                                                                                                                                                                                                                  |  |
| 9.  | PSLVERR | Output | Active<br>High | 1       | The signal is HIGH if any error occurred during operation                                                                                                                                                                                                                   |  |
| 10. | PREADY  | Output | Active<br>High | 1       | The signal become HIGH for one cycle after respective operation has been performed. The signal is also used to wait the master, e.g. it is set to 0, if IP require more cycles to perform operation. Master should keep particular signals unchanged unless PREADY is HIGH. |  |
| 11. | PRDATA  | Output |                | 32      | Read data, 32-bit output of the slave.                                                                                                                                                                                                                                      |  |
| 12. | PIN[0]  | In-Out |                | 32 pins | 32 GPIO pins, can be                                                                                                                                                                                                                                                        |  |

| PI | IN[31] |  | configured    | as |
|----|--------|--|---------------|----|
|    |        |  | input/output. |    |

#### 3. GPIO MODULE:

GPIO module performs read/write operations on GPIO pins. This module contains different configuration and control registers that are used to perform operations on GPIO pins. Read/Write operations on these registers are performed in this module. Moreover the logics for the operations on GPIO pins- according to the values of registers, are also defined in this module.

# 3.1. Registers in GPIO module:

In order to implement GPIO's functionality we have to design and understand the functionality of some registers. Every single bit of register represents one GPIO pin. These registers and their functionality are mentioned below:

### i. GPIO Direction Register:

This register configured the behavior of GPIO pins, i.e. input or output. When any particular bit of register is 0 the respective pin is set as OUTPUT, and vice versa. The register can be read/write.

### ii. GPIO Output Data Register:

This register drives the output pins which are configured as Output. The register can be read/write.

# iii. GPIO Input Data Register:

This register takes the input from the all the pins. This register reflects the value on GPIO pins and continue to update itself. The register can only be read.

#### iv. GPIO Set Register:

In order to assign any pin to high we can set the bit of that particular pin to 1 in the GPIO set register. The register can be read/write.

#### v. GPIO Clear Register:

In order to assign any pin to low we can set the bit of that particular pin to 0 in the GPIO set register. The register can be read/write.

#### vi. GPIO Mode Register:

Mode register is used to operate GPIOs as push-pull mode or open-drain mode. Each bit of mode register corresponds to particular pin of the IP, if a bit of the register is set to 1 then the respective pin of IP works in push-pull mode. The register can be read/write.

# 3.2. Logics in GPIO module:

# i. Output Logic:

GPIO\_oe[n] is the enable of a tristate buffer and is driven by the direction register (dir\_reg[n]). GPIO\_oe[n] is used to configure the pin as input/output. If GPIO oe[n] is HIGH then the particular pin will act as

output and derived by GPIO\_o[n], otherwise the pin will act as input. GPIO\_o[n] and GPIO\_oe[n] are driven by direction and output registers according to the selected mode.



### vii. Mode selection Logic:

GPIO pins can be configured in two modes i.e open drain and push-pull mode. The modes can be configured only if the pin is configured as an output and has no effect on input pins. Modes are selected on the basis of value in "mode\_reg[n]". If mode\_reg[n] is asserted, then pin[n] will be configured in open-drain mode otherwise if mode\_reg[n] is set to "0" then pin[n] will be used in push-pull mode.



Figure 1 shows the complete logic for mode selection of a specific pin. Mode\_reg[n] is a select line for two muxes. In push-pull mode, mode\_reg[n] is asserted and out\_reg[n] drives the pin[n]. However, in open-drain mode mode\_reg[n] is de-asserted and if the out\_reg[n] is "1" then it won't enable the tri-state buffer and pin[n] will not be connected to ground. If out\_reg[n] is "0" which means the user wants to drive that pin[n] low, therefore in this case tri-state buffer will be enabled and pin[n] will be pulled to ground i.e open drain.

#### 4. FUTURE WORK & IMPROVEMENTS:

# **Addition of Interrupt feature:**

In order to implement interrupts, we have to design general interrupt registers for interrupt detection. First of all, we set the GPIO DIRECTION REGISTER as an input because we detect interrupts on input signals. Next, we have SET/CLEAR data registers in order to write the particular value. After that we assign the type of the register in GPIO INTERRUPT TYPE REGISTER i-e when this register is 0, we detect low level or high level. When this register is 1, we detect a rising edge and falling edge. The final STATUS will be taken from GPIO STATUS register i-e when we have any interrupt then status register will be HIGH otherwise LOW. The whole setup of interrupt detection is enabled by GPIO INTERRUPT ENABLE REGISTER. When this register is 1, we detect the interrupts and when this register is 0, we ignore the interrupts.

We can design our system for following interrupts signals which are mentioned below:

## i. Rising Edge:

In order to detect this interrupt, the GPIO INTERRUPT TYPE Register and GPIO RISING/level1 EDGE Register are set high.

# viii. Falling Edge:

In order to detect this interrupt, the GPIO INTERRUPT TYPE Register is set High and GPIO Falling/level0 EDGE Register is set low.

#### ix. Low Level:

In order to detect this interrupt, the GPIO INTERRUPT TYPE Register is set low and GPIO FALLING/LEVEL0 EDGE Register is set high.

#### x. High Level:

In order to detect this interrupt, the GPIO INTERRUPT TYPE Register is set low and GPIO RISING/LEVEL1 EDGE Register is set high.

Following will be the required registers used for implementation of interrupt logic.

#### i. GPIO Interrupt Type Register:

When the value of this register is 0, we will detect LEVEL and when it is 1, we will detect the edge. We have separate registers for further classification of interrupts i-e high/low level or rising/falling edge.

#### xi. GPIO LEVELO/FALLING edge Register:

When the interrupt type is 0 and we have to detect low level then we set this register to 1, else if we have to detect high level then we set this register to 0. Moreover, if the interrupt type is 1, this means that we are

detecting edges. If we have to detect a falling edge then this register value is set to 1 else is 0 for rising edge.

#### xii. GPIO LEVEL1/RISING edge Register:

When the interrupt type is 0 and we have to detect high level then we set this register to 1, else if we have to detect low level then we set this register to 0. Moreover, if the interrupt type is 1, this means that we are detecting edges. If we have to detect a rising edge then this register value is set to 1 else 0.

### xiii. GPIO Interrupt Status Register:

This register tells the status of interrupts i-e when there is any interrupt the status register will set high else 0.

### xiv. GPIO Interrupt Enable Register:

In order to implement the functionality of interrupts this register value must be set high else 0.