### **RISC Processor**

|    | Instruction Format |       |    |    |    |       |   |   |   |   |    |   |
|----|--------------------|-------|----|----|----|-------|---|---|---|---|----|---|
| Ar | ithm               | netic |    |    |    |       |   |   |   |   |    |   |
| 15 | 14                 | 13    | 12 | 11 | 10 | 9     | 8 | 7 | 6 | 5 | 4  | 3 |
|    | (                  | PCOI  | DE |    |    | Rd Ra |   |   |   |   | Rt |   |

| Operations      |   |        |   |   |   |  |  |  |  |  |
|-----------------|---|--------|---|---|---|--|--|--|--|--|
| ALU Operat      |   | OPCODE |   |   |   |  |  |  |  |  |
| Addition (Unsi  | 0 | 0      | 0 | 0 | 0 |  |  |  |  |  |
| Addition (Sig   | 1 | 0      | 0 | 0 | 0 |  |  |  |  |  |
| Bitwise Ol      | X | 1      | 0 | 0 | 0 |  |  |  |  |  |
| Bitwise AN      | X | 0      | 1 | 0 | 0 |  |  |  |  |  |
| Bitwise XC      | X | 1      | 1 | 0 | 0 |  |  |  |  |  |
| Bitwise NC      | х | 0      | 0 | 1 | 0 |  |  |  |  |  |
| Read Memo       | X | 1      | 0 | 1 | 0 |  |  |  |  |  |
| Write Memo      | X | 0      | 1 | 1 | 0 |  |  |  |  |  |
| Load Register   | 0 | 0      | 0 | 0 | 1 |  |  |  |  |  |
| Load Register ( | 1 | 0      | 0 | 0 | 1 |  |  |  |  |  |
| Compare (Unsi   | 0 | 1      | 0 | 0 | 1 |  |  |  |  |  |
| Compara (Sia    | 1 | 1      | 0 | 0 | 1 |  |  |  |  |  |

# Design: Inst\_dec

```
//timescale
`timescale 1ns/1ps
//module definition
module inst_dec(//inputs
        input [15:0]I_inst,
        input I clk,
        input I_en,
//outputs
        output reg [4:0] o_aluop,
        output reg [2:0]o_selA,
        output reg [2:0]o selB,
        output reg [2:0]o_selD,
        output reg [15:0]o imm,
        output reg o_regwe
);
//initial block
initial begin
```

```
o aluop<=0;
        o selA<=0;
        o selB<=0;
        o selD<=0;
        o imm<=0;
        o regwe<=0;
end
//instruction decoder block
always@(negedge I_clk)begin
    if(I en)begin
            o_aluop<=I_inst[15:11];//opcode
            o selA<=I inst[10:8];//regA
            o selB<=I inst[7:5];//regB
            o selD<=I inst[4:2];//regD
            o imm<=I inst[7:0];//Imm Data
//reg write enable
case(I_inst[15:12])
                4'b0111:0 regwe<=0;
                4'b1100:o regwe<=0;
                4'b1101:o regwe<=0;
                default: o regwe<=1;
```

```
endcase
end
end
endmodule
```

### ctrl\_unit

```
//timescale
`timescale 1ns/1ps
//module definition
module ctrl_unit(
//inputs
        input I clk,
        input I_reset,
//outputs
        output o_enfetch,
        output o_endec,
        output o_enrgrd,
        output o_enalu,
        output o_enrgwr,
        output o_enmem
);
```

```
//reg decleration
        reg [5:0] state;
//initial block
initial begin
    state <= 6'b000001;
end
//state select block
always@(posedge I clk)begin
if(I_reset)
    state <= 6'b000001;
else begin
    case(state)
                              6'b000010;
        6'b000001: state<=
         6'b000010: state<= 6'b000100;
         6'b000100: state<= 6'b001000;
         6'b001000: state<= 6'b010000;
         6'b010000: state<=
                              6'b100000;
         default: state<= 6'b000001;
  endcase
  end
```

```
end
```

```
//assignment enable signals

assign o_enfetch=state[0];

assign o_endec=state[1];

assign o_enrgrd=state[2]|state[4];

assign o_enalu=state[3];

assign o_enrgwr=state[4];

assign o_enmem=state[5];
```

#### endmodule

#### alu

```
input [15:0]I_dataB,
      input[7:0]I_imm,
      //outputs
      output[15:0]o_dataResult,
      output reg o_shldBranch
);
//reg decleration
        reg [17:0] int_result;
        wire op_lsb;
        wire [3:0]opcode;
//parameter decleration
  localparam Add=0,
         Sub=1,
         OR=2,
         AND=3,
         XOR=4,
         NOT=5,
         Load=8,
         Cmp=9,
```

```
SHL=10,
         SHR=11,
         JMPA=12,
         JMPR=13;
//initial block
initial begin
  int result <=0;
end
//assign values
            assign op lsb = I \ aluop[0];
            assign opcode = I aluop[4:1];
            assign o_dataResult=int_result[15:0];
//alu operations
always@(negedge I clk)begin
 if(I en)begin
case(opcode)
 Add:begin
int_result<=(op_lsb?($signed(I_dataA)+$signed(I_d
ataB)):(I_dataA+I_dataB));
    o shldBranch<=0;
  end
```

```
Sub:begin
    int_result <= (op_lsb?($signed(I dataA)-
$signed(I_dataB)):(I_dataA-I_dataB));
    o shldBranch<=0;
  end
  OR:begin
    int result <= I data A | I data B;
    o shldBranch<=0;
  end
  AND:begin
    int result <= I dataA & I dataB;
    o shldBranch<=0;
  end
  XOR:begin
    int result <= I data A^I data B;
    o shldBranch<=0;
  end
  NOT:begin
    int result <=~I dataA;
    o shldBranch<=0;
  end
```

```
Load:begin
    int result <= (op lsb
?({I imm,8'h00}):({8'h00,I imm}));
    // int result<=(op lsb ?({I_imm,8'h00}):
({8'h00,I imm}));
    o shldBranch <=0;
  end
  Cmp:begin
    if(op lsb)begin
int result[0]<=($signed(I dataA)==$signed(I dataB
))?1:0;
       int result[1]\leq=($signed(I dataA)==0)?1:0;
       int result[2]\leq=($signed(I dataB)==0)?1:0;
int result[3]<=($signed(I dataA)>$signed(I dataB))
?1:0;
int result[4]<=($signed(I dataA)<$signed(I dataB))
?1:0;
  end else begin
       int_result[0] \le (I_dataA == I_dataB)?1:0;
       int result[1] <= (I data A == 0)?1:0;
       int result[2]\leq= (I dataB==0)?1:0;
       int result[3]<= (I dataA>I dataB)?1:0;
```

```
int_result[4]<= (I_dataA<I_dataB)?1:0;</pre>
  end
       o_shldBranch<=0;
  end
  SHL:begin
    int result <= I data A << (I data B[3:0]);
    o shldBranch<=0;
  end
  SHR:begin
    int result <= I dataA >> (I dataB[3:0]);
    o_shldBranch<=0;
  end
  JMPA:begin
    int result <= (op lsb?I dataA:I imm);
    o shldBranch<=1;
  end
  JMPR:begin
    int_result<= I_dataA;</pre>
    o_shldBranch<= I_dataB [{op_lsb},
I_imm[1:0]}];
  end
```

```
endcase
end
end
endmodule
```

# PC\_UNIT

```
`timescale 1ns/1ps
//module definition
module pc_unit(
//inputs
        input I_clk,
        input [1:0]I_opcode,
        input[15:0]I_pc,
//outputs
        output reg[15:0]o_pc
);
//initial block
initial begin
o pc<=0;
end
//program counter state
```

```
always@(negedge I_clk)begin
case(I opcode)
        2'b00:o_pc<=o_pc;
        2'b01:o_pc<=o_pc+1;
        2'b10:o_pc<=I_pc;
        2'b11:o pc<=0;
endcase
end
endmodule
REG file
//timescale
`timescale 1ns/1ps
//module definition
module reg_file(
//inputs
        input I_clk,
        input I en,
        input I we,
        input[2:0] I_selA,
        input[2:0]I_selB,
```

```
input[2:0]I_selD,
        input[15:0]I dataD,
//output
        output reg[15:0]o_dataA,
        output reg[15:0]o_dataB
);
//internal reg decleration
reg [15:0]regs[7:0];
//loop variables
integer count;
//initial output
initial begin
             o dataA=0;
             o dataB=0;
for(count=0;count<8;count=count+1)begin</pre>
regs[count]=0;
end
end
//assigning correct values to op regs
always@(negedge I_clk)begin
if(I en)begin
```

```
if(I_we)
        regs[I selD]<=I dataD;</pre>
        o dataA<=regs[I selA];
        o_dataB<=regs[I_selB];
end
end
endmodule
fake ram
//timescale
`timescale 1ns/1ps
//module definition
module fake_ram(
//inputs
        input I_clk,
        input I_we,
        input [15:0]I_addr,
        input [15:0]I data,
//outputs
        output reg [15:0]o_data
);
```

```
//memory decleration
reg [15:0] mem[8:0];
//initialize registers
initial begin
        mem[0]=16'b10000000111111110;
        mem[1]=16'b1000100111101101;
        mem[2]=16'b0010001000100000;
        mem[3]=16'b1000001100000001;
        mem[4]=16'b1000010000000001;
        mem[5]=16'b0000001101110000;
        mem[6]=16'b110000000000100;
        mem[7]=0;
        mem[8]=0;
        o data=16'b0000000000000000;
end
//ram opearation
always@(negedge I clk)begin
if(I_we)begin
mem[I_addr[15:0]] <= I_data;
end
```

```
o_data<=mem[I_addr[15:0]];
end
endmodule
```

# Test bench Decode\_unitest

```
//timescale
`timescale 1ns/1ps
//module definition
module decoder_unittests ();
//variable declerations
        reg I clk;
        reg I_en;
        reg [15:0]I_inst;
//wires
        wire[4:0]o_aluop;
        wire[2:0]o_selA;
        wire[2:0]o selB;
        wire[2:0]o_selD;
        wire[15:0]o imm;
```

```
wire o_regwe;
inst_dec inst_unit(
//inputs
        I_inst,
        I_clk,
        I_en,
//outputs
        o_aluop,
        o_selA,
        o_selB,
        o_selD,
        o_imm,
        o_regwe
);
initial begin
//time=0
I_clk=0;I_en=0;
I_inst=0;
//time=10
#10;
```

```
I_inst=16'b0001011100000100;
//time=20
#10;
I_en=1;
end
always begin
#5;
I_clk=~I_clk;
end
```

# regfile\_unitest

```
//timescale
`timescale 1ns/1ps
//module definition
module regfile_unittest();
//variables decleration
```

```
//regs
             reg I_clk;
             reg [15:0]I_dataD;
             reg I_en;
             reg [2:0]I_selA;
             reg [2:0]I_selB;
             reg [2:0]I_selD;
reg I_we;
//wires
             wire [15:0]o_dataA;
             wire [15:0]o_dataB;
reg_file reg_test(
//inputs
        I_clk,
        I_en,
        I_we,
        I_selA,
        I_selB,
        I_selD,
```

```
I_dataD,
//output
        o_dataA,
        o_dataB
);
initial begin
        I_clk=1'b0;
        I dataD=0;
        I_en=0;
        I_selA=0;
        I_selD=0;
        I_selB=0;
        I we=0;
//start test
//time=7
#7
        I_en=1'b1;
        I_selA=3'b000;
        I_selB=3'b001;
        I_selD=3'b000;
        I_dataD=16'hFFFF;
```

```
I_we=1'b1;
//time=17
#10;
       I_we=1'b0;
       I_selD=3'b010;
       I dataD=16'h2222;
//time =27
#10;
       I_we=1;
//time=37
#10;
       I_dataD=16'h3333;
//time=47
#10;
       I we=0;
       I_selD=3'b000;
       I_dataD=16'hFEED;
//time=57
#10;
       I_selD=3'b100;
       I dataD=16'h4444;
```

```
//time=67
#10;
        I_we=1;
//time=117;
#50;
        I_selA=3'b100;
        I_selB=3'b100;
end
always begin
#5
I_clk=~I_clk;
end
```

### main\_test

//timescale

endmodule

<sup>`</sup>timescale 1ns/1ps

```
//module definition
module main test();
//variable decleration
//regs
          reg clk;
          reg reset;
          reg ram_we=0;
          reg [15:0]dataI=0;
//wires
               wire [2:0] selA;
               wire [2:0]selB;
               wire [2:0] selD;
               wire [15:0]dataA;
               wire [15:0]dataB;
               wire [15:0]dataD;
               wire [1:0]opcode;
               wire[4:0]aluop;
               wire[7:0]imm;
               wire [15:0]dataO;
               wire [15:0]pcO;
               wire shldBranch;
               wire enfetch;
```

```
wire enalu;
               wire endec;
               wire enmem;
               wire enrgrd;
               wire enrgwr;
               wire regwe;
               wire update;
//assigning
          assign enrgwr=regwe & update;
          assign opcode=(reset)?2'b11: ((shldBranch ?2'b10:
          ((enmem)?2'b01: 2'b00)));
//instantiations
reg_file main_reg(
//inputs
          clk,
          enrgrd,
          enrgwr,
          selA,
          selB,
          selD,
          dataD,
//outputs
          dataA,
          dataB
```

```
);
inst_dec main_inst(
//inputs
          clk,
          endec,
          dataO,
          //outputs
          aluop,
          selA,
          selB,
          selD,
          imm,
          regwe
);
alu main_alu(
//inputs
          clk,
          enalu,
          aluop,
          dataA,
          dataB,
          imm,
//outputs
```

```
dataD,
          shldBranch
);
ctrl_unit main_ctrl(
//inputs
          clk,
          reset,
          //outputs
          enfetch,
          endec,
          enrgrd,
          enalu,
          update,
          enmem
);
pc_unit main_pc(
//inputs
          clk,
          opcode,
          dataD,
//outputs
pcO
);
fake_ram main_ram(
```

```
//inputs
          clk,
          ram_we,
          pcO,
          dataI,
//outputs
          dataO
);
initial begin
          clk=0;
          reset=1;
#20
          reset=0;
end
//clock generation
always begin
      #5;
      clk=~clk;
end
endmodule
```

### **Simulations**



### Waveforms:



