## HLS Lab A- Interface Synthesis

D10943004 林亮昕

Github: konosuba-lin/HLS

Lab 1: Function Return and Block-level Protocols

下方是一個有兩個加法運算的 c-code

```
int adders(int in1, int in2, int in3) {
   int sum;
   sum = in1 + in2 + in3;
   return sum;
}
```

利用 Vitis HLS 將上方的 c-code 進行合成後觀察到以下結果:

A. Show the default block-level, port-level protocol table 在不加任何 pragma 的情況下,預設的 block-level protocol 是 ap\_ctrl\_hs,ap\_ctrl\_hs 除了 data port (in1, in2, in3)外還包含四個控制的 port (1-bit):

Table 4-1: Block Level I/O Protocol ap\_ctrl\_hs

| Signals  | Description                                                                                                                                                                                                                                                                                                    |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ap_start | This signal controls the block execution and must be asserted to logic 1 for the design to begin operation.                                                                                                                                                                                                    |
|          | It should be held at logic 1 until the associated output handshake ap_ready is asserted. When ap_ready goes high, the decision can be made on whether to keep ap_start asserted and perform another transaction or set ap_start to logic 0 and allow the design to halt at the end of the current transaction. |
|          | If ap_start is asserted low before ap_ready is high, the design might not have read all input ports and might stall operation on the next input read.                                                                                                                                                          |
| ap_ready | This output signal indicates when the design is ready for new inputs.                                                                                                                                                                                                                                          |
|          | The ap_ready signal is set to logic 1 when the design is ready to accept new inputs, indicating that all input reads for this transaction have been completed.                                                                                                                                                 |
|          | If the design has no pipelined operations, new reads are not performed until the next transaction starts.                                                                                                                                                                                                      |
|          | This signal is used to make a decision on when to apply new values to the inputs ports and whether to start a new transaction should using the ap_start input signal.                                                                                                                                          |
|          | If the ap_start signal is not asserted high, this signal goes low when the design completes all operations in the current transaction.                                                                                                                                                                         |
| ap_done  | This signal indicates when the design has completed all operations in the current transaction.                                                                                                                                                                                                                 |
|          | A logic 1 on this output indicates the design has completed all operations in this transaction. Because this is the end of the transaction, a logic 1 on this signal also indicates the data on the ap_return port is valid.                                                                                   |
|          | Not all functions have a function return argument and hence not all RTL designs have an ap_return port.                                                                                                                                                                                                        |
| ap_idle  | This signal indicates if the design is operating or idle (no operation).                                                                                                                                                                                                                                       |
|          | The idle state is indicated by logic 1 on this output port. This signal is asserted low once the design starts operating.                                                                                                                                                                                      |
|          | This signal is asserted high when the design completes operation and no further operations are performed.                                                                                                                                                                                                      |

此外如果執行的 cycle>1 還會有 ap\_clk 和 ap\_rst 兩個 port。 而預設的 port-level protocol 則是 ap\_none。ap\_none 只保留 data port。 B. How to specify the block-level protocol?
 利用#pragma 指令可以指定 block-level protocol ,下方的指令是一個例 子將 block-level protocol 指定為 ap\_ctrl\_none

```
#pragma HLS INTERFACE mode=ap_ctrl_none port=return
```

C. Show Interface table, and cross-reference signals and corresponding protocol

ap ctrl hs的 interface 如下

| ======================================                         |                                          | ======                                          |                                                                                       |                                                              | ========                                                                                                   |
|----------------------------------------------------------------|------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| * Summary:                                                     |                                          |                                                 |                                                                                       |                                                              |                                                                                                            |
| RTL Ports                                                      | Dir                                      | Bits                                            | Protocol                                                                              | Source Object                                                | C Type                                                                                                     |
| ap_start  ap_done  ap_idle  ap_ready  ap_return  in1  in2  in3 | in <br>out <br>out <br>out <br>in <br>in | 1 <br>1 <br>1 <br>1 <br>32 <br>32 <br>32 <br>32 | ap_ctrl_hs  ap_ctrl_hs  ap_ctrl_hs  ap_ctrl_hs  ap_ctrl_hs  ap_none  ap_none  ap_none | adders<br>adders<br>adders<br>adders<br>adders<br>in1<br>in2 | return value<br>return value<br>return value<br>return value<br>return value<br>scalar<br>scalar<br>scalar |

ap\_ctrl\_none 的 interface 如下

| ====================================== |                          |                         |                                                  |                                |                                               |  |  |  |  |
|----------------------------------------|--------------------------|-------------------------|--------------------------------------------------|--------------------------------|-----------------------------------------------|--|--|--|--|
| =======<br>* Summary:                  |                          |                         | ·                                                |                                |                                               |  |  |  |  |
| RTL Ports                              | Dir                      | Bits                    | Protocol                                         | Source Object                  | C Type                                        |  |  |  |  |
| in1<br> in2<br> in3<br> ap_return      | in <br>in <br>in <br>out | 32 <br>32 <br>32 <br>32 | ap_none <br>ap_none <br>ap_none <br>ap_ctrl_none | in1 <br>in2 <br>in3 <br>adders | scalar <br>scalar <br>scalar <br>return value |  |  |  |  |

兩者最大的差別在於 ap\_ctrl\_none 只保留 data port

D. Show co-simulation waveform, explain the ap\_ctrl\_hs interface behavior\ co-simulation 的結果如下:



由於 c-code 中兩個加法的運算很簡單,可以在一個 cycle 內做完,此時合成的電路會是 combinational。當 ap\_start 為 1 時,電路會開始運算,ap\_ready 為 1 時代表電路可以接受新的輸入,執行完畢後ap\_done 會變成 1,ap\_idle 則代表此時電路是否有在運算(由於是combinational 所以 ap\_idle 一直是 1)。

當合成的電路 cycle>1 時,其波形應該如下:



E. Use ap\_ctrl\_none -> Cosim failures ap\_ctrl\_none 可以進行 cosimulation 的情况有三個:

```
@E [SIM-345] Cosim only supports the following 'ap_ctrl_none' designs: (1)
combinational designs; (2) pipelined design with task interval of 1; (3) designs with
array streaming or hls_stream ports.
@E [SIM-4] *** C/RTL co-simulation finished: FAIL ***
```

由於兩個加法的運算很簡單,可以在一個 cycle 內做完(符合上方第一格條件),此時合成的電路會是 combinational,因此 ap\_ctrl\_none 不會有 error。但當運算的複雜度提升如:

```
int adders(int in1, int in2, int in3) {
#pragma HLS INTERFACE mode=ap_ctrl_none port=return
   int sum;
   sum = in1*10023452345 + in2 + in3;
   return sum;
}
```

此時 HLS 的結果無法在一個 cycle 內完成:

這時用 ap\_ctrl\_none 就無法成功

Lab 2: Port I/O Protocols

與 Lab1 類似,Lab2 的 c-code 一樣有兩個加法運算,但是用 pointer 的形式 描述

利用 Vitis HLS 將上方的 c-code 進行合成後觀察到以下結果:

A. List all the port-level protocol from Vitis HLS (2022.1) manual 所有的 port-level protocol 如下:

1. ap\_none: 只有 data port

2. ap\_hs: 包含 ap\_ack, ap\_vld, ap\_ovld 三個控制訊號

3. ap memory, bram: 接到記憶體的 I/O

4. ap\_fifio: 接到 FIFO 的 I/O

5. axis, m\_axi, s\_axilite: 用於 AXI stream, AXI lite, 與 AXI

B. Show the interface table & waveform to explain the signal behavior Interface table 如下:

| ====================================== | ====== | ===== |            |               | ====         |
|----------------------------------------|--------|-------|------------|---------------|--------------|
| * Summary:                             |        |       |            |               |              |
| RTL Ports                              | Dir    | Bits  | Protocol   | Source Object | C Type       |
| ap_clk                                 | in     | 1     | ap_ctrl_hs | adders_io     | return value |
| ap_rst                                 | in     | 1     | ap_ctrl_hs | adders_io     | return value |
| ap_start                               | in     | 1     | ap_ctrl_hs | adders_io     | return value |
| ap_done                                | out    | 1     | ap_ctrl_hs | adders_io     | return value |
| ap_idle                                | out    | 1     | ap_ctrl_hs | adders_io     | return value |
| ap_ready                               | out    | 1     | ap_ctrl_hs | adders_io     | return value |
| in1                                    | in     | 32    | ap_vld     | in1           | scalar       |
| in1_ap_vld                             | in     | 1     | ap_vld     | in1           | scalar       |
| in2                                    | in     | 32    | ap_vld     | in2           | scalar       |
| in2_ap_vld                             | in     | 1     | ap_vld     | in2           | scalar       |
| in_out1_i                              | in     | 32    | ap_hs      | in_out1       | pointer      |
| in_out1_i_ap_vld                       | in     | 1     | ap_hs      | in_out1       | pointer      |
| in_out1_i_ap_ack                       | out    | 1     | ap_hs      | in_out1       | pointer      |
| in_out1_o                              | out    | 32    | ap_hs      | in_out1       | pointer      |
| in_out1_o_ap_vld                       | out    | 1     | ap_hs      | in_out1       | pointer      |
| in_out1_o_ap_ack                       | in     | 1     | ap_hs      | in_out1       | pointer      |
| +                                      | ++     | +     |            | +             | +            |

波形如下



在 block-level 的部分,當 ap\_start 為 1 時,電路開始進行運算,當每筆測資計算完時 ap\_done 會為 1,此時 ap\_ready 也會為 1,代表可以接受下一筆測資,每筆測資的運算時間為兩個 cycle,當最後運算都結束時 ap\_idle 會回到 1。

在 port-level 的部分,in1\_ap\_vld/in2\_ap\_vld/in\_out1\_i\_ap\_vld 為 1 代表 in1/in2/in\_out1 的輸入資料已經準備好,in\_out\_o\_ap\_vld 為 1 代表冊 茲已經運算完準備由 in\_out1 的進行輸出。

另外,in\_out\_i\_ap\_ack/in\_out\_o\_ap\_ack 則是代表運算電路/測試軟體已經準備好要接收資料。

● Lab 3: Implementing Arrays as RTL Interfaces
Lab3 的 c-code 是利用 for loop 在 8 個 channel 上分別作累加運算,每個 channel 各有 4 筆 data,故總共有 32 筆輸入與 32 筆輸出。

```
// The data comes in organized in a single array.
// - The first sample for the first channel (CHAN)
// - Then the first sample for the 2nd channel etc.
// The channels are accumulated independently
// E.g. For 8 channels:
// Array Order: 0 1 2 3 4 5 6 7 8 9 10 etc. 16 etc...
// Sample Order: A0 B0 C0 D0 E0 F0 G0 H0 A1 B1 C2 etc. A2 etc...
// Output Order: A0 B0 C0 D0 E0 F0 G0 H0 A0+A1 B0+B1 C0+C2 etc. A0+A1+A2 etc...

void array_io (dout_t d_o[N], din_t d_i[N]) {
    int i, rem;

    // Store accumulated data
    static dacc_t acc[CHANNELS];
    dacc_t temp;

// Accumulate each channel
For_Loop: for (i=0;i<N;i++) {
        rem=i%CHANNELS;
        temp = acc[rem] + d_i[i];
        acc[rem] = temp;
        d_o[i] = acc[rem];
    }
}</pre>
```

利用 Vitis HLS 將上方的 c-code 進行合成後觀察到以下結果:

A. Rolled loop, use dual-port RAM. What does the synthesis report show? 在沒有 unroll 且沒有 pipeline 的情況下,指定 I/O 使用 dual-port 與 single-port RAM 並沒有差別,最後 HLS 都會讓 interface 為 single-port RAM,因為每個 iteration 需要兩個 cycle 來讀取:

| Loop Name        |    | (cycles) | Iteration | Initiation<br>  achieved | Interval |    | Pipelined |
|------------------|----|----------|-----------|--------------------------|----------|----|-----------|
| - For_Loop  <br> | 64 | 64 <br>  | 2         | - i<br>                  | -        | 32 | no        |

而在沒有 unroll 但有 pipeline 的情況下,指定 I/O 使用 dual-port 與 single-port RAM 同樣沒有差別,最後 HLS 都會讓 I/O 為 dual-port RAM 來實現同時讀寫,因此每個 iteration 只需要一個 cycle:

| Loop Name  |    | (cycles) | Iteration <br>Latency | Initiation | Interval |    |     |
|------------|----|----------|-----------------------|------------|----------|----|-----|
| - For_Loop | 32 | 32       | 2                     | 1          | 1        | 32 | yes |

- B. Unrolled the loop, compare the latency for the cases of combination of input(single/dual port), output (single/dual port), explain why? 由於 unroll 的關係,只有在 input port 與 output port 同時是 dual port 的時候才有辦法實現 factor=2 的 unrolling,此時 cycle=17 大約是原本 cycle=33 的一半。值得注意的是 dual port 有分 ram\_2p、ram\_s2p、ram\_t2p。ram\_2p 支援兩讀或一寫一讀,ram\_s2p 支援一寫一讀,ram\_t2p 則支援兩讀、一寫一讀、與兩寫。故 output 的 dual port 形式 需設為 ram t2p 才能有以上 unrolling 的效果。
- C. Unroll & array\_partition with different type = block/cyclic/complete, factor= 2, 4. Observe latency, resource used and explain why
  - 1. 在 block type 的 array partition 下,factor=4 的 cycle 和使用的硬體資源都比 factor=2 來得少上不少。這是因為 c-code 中是以四個數字為一組進行累加,當 factor=2 時僅能一次得到兩個數字,必須用額外的 registers 將這兩個數字(或其相加的結果)紀錄起來等到同組的另外兩個數字出現才能進行輸出,這中間的時間大約差了 8個 cycle,故 factor=2 需要的 cycle 為 25 個 cycle(≈32/2+8),factor=4 的 cycle=10(≈32/4)多上不少。

- 在 cyclic type 的 array partition 下,factor=4 的 cycle 比 factor=2 來 得少上不少,但使用的硬體資源則是差不多。這是因為在 cyclic type 的 array partition 下,資料是交錯進來的,故 factor=4 只需要 9 個 cycle(≈32/4)但 factor=2 需要 17 個 cycle(≈32/2)。
- 3. 在 complete type 的 array partition 下,所有的資料會同時進來進行運算,雖然只需要 1 個 cycle 且所需的硬體資源較 cyclic type 和 block type 來得少,但所需的 IO bandwidth 卻相當的大。

總結來說,factor=4 的 array partition 在 cyclic type 與 block type 下都能得到不錯的結果,這是由於資料的模式所得到的結果,因此根據不同資料模式 選擇不同的 partition 方法可以得到相當程度的優化。

• Lab 4: Implementing AXI4 Interfaces Lab4 的 c-code 基本上與 Lab3 相同:

```
void axi_interfaces (dout_t d_o[N], din_t d_i[N]) {
    int i, rem;

    // Store accumulated data
    static dacc_t acc[CHANNELS];

    // Accumulate each channel
    For_Loop: for (i=0;i<N;i++) {
        rem=i%CHANNELS;
        acc[rem] = acc[rem] + d_i[i];
        d_o[i] = acc[rem];
    }
}</pre>
```

利用 Vitis HLS 將上方的 c-code 進行合成後觀察到以下結果:

A. AXI Stream: Unroll the loop, and observe how many axis channel created. Compare the area with Lab1-3.

為了避免在 stream 下產生 data dependency 造成 cycle 上的浪費,AXI channel 的數量與 c-code 中 channel 的數量需要一致=8,因此只需要 4(=32/8)個 cycle,所需要的硬體資源與 Lab3 中以 cyclic type 進行 array partition 的方式差不多。

B. AXI Lite: It is used to communicate with hos program. Show \_hw.h and explain its content

透過將 block level protocol 設置為 AXI Lite 可以讓外部的 host program 透過 AXI Lite 的 protocol 去控制完成的 IP(但 data port 還是透過 AXI Stream)。IP 在控制層面主要分成 interrupt 和 control signals 兩種,透過 AXI Lite protocol 將這些訊號由不同的 registers 中的位元代表,如下方 xaxi interfaces hw.h 中所示:

例如當位址為 0x0 的 register 中的第 0 個 bit 為 1 時,該 IP 的 ap\_start 為 1,因此 IP 會開始運作。