

CS 410/510

01010 Languages & Low-Level Programming

Mark P Jones Portland State University

Spring 2016

Week 3: Segmentation, Protected Mode, Interrupts, and Exceptions

### General theme for the next two weeks

• In a complex system ...



- Question: how can we protect individual programs from interference with themselves, or with one another, either directly or by subverting lower layers?
- General approach: leverage programmable hardware features!

## Diagrams and Code

- There are a lot of diagrams on these slides
  - Many of these are taken directly from the "Intel® 64 and IA-32 Architectures Software Developer's Manual", particularly Volume 3
  - There is a link to the full pdf file in the Reference section on D2L
- There is also a lot of code on these slides
- Remember that you can study these more carefully later if you need to!

Taking stock: Code on D2L

| vram                                             | vram.tar.gz                                                              |                  |  |
|--------------------------------------------------|--------------------------------------------------------------------------|------------------|--|
| hello boot and say hello on bare metal, via GRUB |                                                                          | hello.tar.gz     |  |
| simpleio                                         | a simple library for video RAM I/O                                       |                  |  |
| bootinfo                                         | display basic boot information from GRUB                                 | baremetal.tar.gz |  |
| mimg                                             | Dar emetai.tar.gz                                                        |                  |  |
| example-mimg                                     | display basic boot information from mimgload                             |                  |  |
| example-gdt                                      | basic demo using protected mode segments (via a Global Descriptor Table) | > prot.tar.gz    |  |
| example-idt                                      | context switching to user mode (via an Interrupt Descriptor Table)       | proc.tar.gz      |  |

3

# Segmentation

(or: where do "seg faults" come from?)

## Breaking the 64KB barrier ...

- The 8086 and 8088 CPUs in the original IBM PCs were 16 bit processors: in principle, they could only address 64KB
- Intel used segmentation to increase the amount of addressable memory from 64KB to IMB:





## How are segments chosen

• The default choice of segment register is determined by the specific kind of address that is being used:

Table 3-5. Default Segment Selection Rules

| Reference Type      | Register Used | Segment Used                                       | Default Selection Rule                                                                                  |
|---------------------|---------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Instructions        | cs            | Code Segment                                       | All instruction fetches.                                                                                |
| Stack               | SS            | Stack Segment                                      | All stack pushes and pops.  Any memory reference which uses the ESP or EBP register as a base register. |
| Local Data          | DS            | Data Segment                                       | All data references, except when relative to stack or string destination.                               |
| Destination Strings | ES            | Data Segment<br>pointed to with the<br>ES register | Destination of string instructions.                                                                     |

 If a different segment register is required, a single byte "segment prefix" can be attached to the start of the instruction

8

### Back to breaking the 64KB barrier ...



- Programs can be organized to use multiple segments:
- For example:
  - One segment for the stack
  - One segment for code
  - · One segment for data
- We can relocate these segments to different physical addresses, just by adjusting the segment registers

## Back to breaking the 64KB barrier ...



- Programs can be organized to use multiple segments:
- For example:
  - One segment for the stack
  - One segment for code
  - One segment for data
- We can relocate these segments to different physical addresses, just by adjusting the segment registers

10

### Variations on the theme

- Programs can have multiple code and data segments
  - Programmers could use a general "memory model"
  - Or use custom approaches to suit a specific application
- The machine provides special "far call" and "far jump" instructions that change CS and EIP simultaneously, allowing control transfers between distinct code segments
- There are six segment registers, so programs can have up to 6 active segments at a time (and more by loading new values in to the segment registers)
- Segments do not have to be exactly 64KB
- If segments do not overlap, then a stack overflow will not corrupt the contents of other segments protection!

### Accommodating multiple programs

A A B A C B B C C

CS SS CS DS CS DS SS SS DS

- Now we can have multiple programs in memory at the same time, each with distinct code, data, and stack segments
- But what is to stop the code for one program from accessing and/or changing the data for another?
- Nothing!
- We would like to "protect" programs for interfering with one another, either by accident or design ...

П



Figure 5-3. Protection Rings

- Ring 0 is sometimes called "supervisor" or "kernel mode"
- Ring 3 is often called "user mode"

15



### The current mode

- The current mode is saved in the two least significant bits of the CS register
- The value in CS can only be changed by a limited set of instructions (e.g., it cannot be the target of a movw), each of which performs a privilege check, if necessary, triggering a CPU exception if a violation occurs
- End result: user mode code cannot change its own privilege level to move out of Ring 3!

## Segments in protected mode



Figure 3-8. Segment Descriptor



## Segment registers hold segment selectors



Figure 3-5. Logical Address to Linear Address Translation

### The descriptor cache

| Visible Part     | Hidden Part                             |
|------------------|-----------------------------------------|
| Segment Selector | Base Address, Limit, Access Information |
|                  |                                         |
|                  |                                         |
|                  |                                         |
|                  |                                         |
|                  |                                         |

Figure 3-7. Segment Registers

### Global and local descriptor tables



Figure 3-10. Global and Local Descriptor Tables

## Achieving protection

- The global and local descriptor tables are created by the kernel and cannot be changed by user mode programs
- The CPU raises an exception if a user mode program attempts to access:
  - a segment index outside the bounds of the GDT or LDT
  - · a segment that is not marked for user mode access
  - an address beyond the limit of the associated segment
- The kernel can associate a different LDT with each process, providing each process with a distinct set of segments

## Segments and capabilities

- The GDT and LDT for a given user mode program determine precisely which regions of memory that program can access
- As such, these entries are our first example of a capability mechanism
- The user mode program refers to segments by their index in one of these tables, but it has no access to the table itself:
  - It cannot, in general, determine which regions of physical memory they are accessing
  - It cannot "fake" access to other regions of memory
- The principle of least privilege: limit access to the minimal set of resources that are required to accomplish a task

22

# What if we don't want to use segments?

- Segmentation cannot be disabled in protected mode
- But we can come pretty close by using segments with:
  - base address 0
  - length = 4GB
- A common GDT structure: (e.g., in Linux, etc., with no LDT)



# Storage for the GDT







## Initializing the GDT entries

# Activating the GDT

```
gdtptr
$KERN_CS, $1f
lgdt
                                   # load code segment
1jmp
         $KERN_DS, %ax
                                   # load data segments
mov
         %ax, %ds
mov
         %ax, %es
         %ax, %ss
mov
         %ax, %gs
mov
        %ax, %fs
mov
        $TSS, %ax
                                   # load task register
1tr
        %ax
                                                                    28
```

## The Task State Segment



Figure 7-1. Structure of a Task

The Task State Segment



29

#### Implementing the TSS 0, RESERVED .short KERN DS, RESERVED # ss0 .long # esp1 # ss1 # esp2 .short 0, RESERVED .long 0 .short 0, RESERVED # ss2 # cr3 (pdbr), eip, eflags .long 0, 0, 0, 0, 0 .long 0, 0, 0 # eax, ecx, edx, ebx, esp # ebp, esi, edi .short 0, RESERVED .short 0, RESERVED # cs .short 0, RESERVED # ss .short 0, RESERVED .short 0, RESERVED .short 0, RESERVED # gs .short 0, RESERVED # 1dt segment selector .short 0 .short 1000 # I/O bit map base address tss len, .-tss .set

## Interrupts and exceptions

### **Exceptions**

- What happens if the program you run on a conventional desktop computer attempts:
  - division by zero?
  - to use an invalid segment selector?
  - to reference memory beyond the limits of a segment?
  - etc...
- What happens when there is no operating system to catch you?

| Vector<br>No. | Mne-<br>monic | Description                                | Туре        | Error<br>Code | Source                                                              |                                                   |
|---------------|---------------|--------------------------------------------|-------------|---------------|---------------------------------------------------------------------|---------------------------------------------------|
| 0             | #DE           | Divide Error                               | Fault       | No            | DIV and IDIV instructions.                                          |                                                   |
| 1             | #DB           | RESERVED                                   | Fault/ Trap | No            | For Intel use only.                                                 |                                                   |
| 2             | _             | NMI Interrupt                              | Interrupt   | No            | Nonmaskable external interrupt.                                     |                                                   |
| 3             | #BP           | Breakpoint                                 | Trap        | No            | INT 3 instruction.                                                  |                                                   |
| 4             | #OF           | Overflow                                   | Trap        | No            | INTO instruction.                                                   |                                                   |
| 5             | #BR           | BOUND Range Exceeded                       | Fault       | No            | BOUND instruction.                                                  |                                                   |
| 6             | #UD           | Invalid Opcode (Undefined Opcode)          | Fault       | No            | UD2 instruction or reserved opco                                    | de.1                                              |
| 7             | #NM           | Device Not Available (No Math Coprocessor) | Fault       | No            | Floating-point or WAIT/FWAIT ins                                    | truction.                                         |
| 8             | #DF           | Double Fault                               | Abort       | Yes<br>(zero) | Any instruction that can generate<br>exception, an NMI, or an INTR. | Taures can generally be                           |
| 9             |               | Coprocessor Segment Overrun<br>(reserved)  | Fault       | No            | Floating-point instruction. <sup>2</sup>                            | corrected, restarting the program at the faulting |
| 10            | #TS           | Invalid TSS                                | Fault       | Yes           | Task switch or TSS access.                                          | instruction                                       |
| 11            | #NP           | Segment Not Present                        | Fault       | Yes           | Loading segment registers or according segments.                    | Traps allow execution to be                       |
| 12            | #SS           | Stack-Segment Fault                        | Fault       | Yes           | Stack operations and SS register I                                  |                                                   |
| 13            | #GP           | General Protection                         | Fault       | Yes           | Any memory reference and other protection checks.                   | restarted after the trapping                      |
| 14            | #PF           | Page Fault                                 | Fault       | Yes           | Any memory reference.                                               | Aborts do not allow a restart                     |
| 15            | _             | (Intel reserved. Do not use.)              |             | No            |                                                                     | - Aborts do not allow a restart                   |
| 16            | #MF           | x87 FPU Floating-Point Error (Math Fault)  | Fault       | No            | x87 FPU floating-point or WAIT/F instruction.                       | WAIT                                              |
| 17            | #AC           | Alignment Check                            | Fault       | Yes<br>(Zero) | Any data reference in memory. <sup>3</sup>                          |                                                   |
| 18            | #MC           | Machine Check                              | Abort       | No            | Error codes (if any) and source are model dependent. <sup>4</sup>   |                                                   |
| 19            | #XM           | SIMD Floating-Point Exception              | Fault       | No            | SSE/SSE2/SSE3 floating-point instructions <sup>5</sup>              |                                                   |
| 20            | #VE           | Virtualization Exception                   | Fault       | No            | EPT violations <sup>6</sup>                                         |                                                   |
| 21-31         | -             | Intel reserved. Do not use.                |             |               |                                                                     |                                                   |
| 32-255        | -             | User Defined (Non-reserved)<br>Interrupts  | Interrupt   |               | External interrupt or INT n instru                                  | ction.                                            |

# Hardware and software interrupts

- Hardware: devices often generate interrupt signals to inform the kernel that a certain even has occurred:
  - a timer has fired
  - a key has been pressed
  - · a buffer of data has been transferred
- Software: User programs often request services from an underlying operating system:
  - read data from a file
  - terminate this program
  - send a message
- These can all be handled in the same way ...

## The interrupt vector







```
Initializing and activating the IDT
initIDT:# Fill in IDT entries
        # Add descriptors for protected mode exceptions:
                 num, 0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,16,17,18,19
        idtcalc exc\num, slot=\num
        .endr
                                                macro loop
        # Add descriptors for hardware irqs:
        # ... except there aren't any here (yet)
        # Add descriptors for system calls:
        # These are the only idt entries that we will allow to be
        # called from user mode without generating a general
# protection fault, so they are tagged with dpl=3.
        idtcalc handler=syscall, slot=0x80, dpl=3
        # Install the new IDT:
        lidt
                idtptr
        ret
```

















### Defining a family of (non) handlers

```
# Protected-mode exceptions and interrupts:
handler num=0,
                func=nohandler
                                                 # divide error
handler num=1,
                func=nohandler
                                                 # debug
handler num=2,
                func=nohandler
handler num=3,
                func=nohandler
                                                 # breakpoint
handler num=4.
                func=nohandler
                                                 # overflow
handler num=5,
                func=nohandler
                                                 # bound
handler num=6,
                func=nohandler
                                                 # undefined opcode
handler num=7,
               func=nohandler
                                                 # nomath
                                                 # doublefault
handler num=8, func=nohandler, errorcode=1
                func=nohandler
                                                 # coproc seg overrun
handler num=10, func=nohandler, errorcode=1
                                                 # invalid tss
handler num=11, func=nohandler, errorcode=1
                                                 # segment not present
handler num=12, func=nohandler, errorcode=1
                                                   stack-segment fault
handler num=13, func=nohandler, errorcode=1
                                                 # general protection
handler num=14, func=nohandler, errorcode=1
                                                 # page fault
handler num=16, func=nohandler
                                                 # math fault
                                                 # alignment check
# machine check
handler num=17, func=nohandler, errorcode=1
handler num=18, func=nohandler
                                                 # SIMD fp exception
handler num=19, func=nohandler
```

## Defining a family of (non) handlers

```
# dummy interrupt handler
                4(%esp), %ebx
                                # get frame pointer
        pushl
                %ehx
        pushl
                %eax
        pushl
                $excepted
        call
                printf -
                                call printf(excepted, num, ctxt)
        addl
                $12, %esp
       hlt
        jmp 1b
excepted:
        .asciz "Exception 0x%x, frame=0x%x\n"
```

## Initializing a context

```
struct Context user;
  initContext(&user, userEntry, 0);
void initContext(struct Context* ctxt, unsigned eip, unsigned esp) {
  extern char USER_DS[];
  extern char USER_CS[];
 printf("user data segment is 0x%x\n", (unsigned)USER_DS);
printf("user code segment is 0x%x\n", (unsigned)USER_CS);
  ctxt->segs.ds
                   = (unsigned)USER_DS;
  ctxt->segs.es
                     = (unsigned)USER_DS;
                      = (unsigned)USER_DS;
  ctxt->seqs.fs
  ctxt->segs.gs
                      = (unsigned)USER_DS;
  ctxt->iret.ss
                      = (unsigned)USER_DS;
                     = esp;
  ctxt->iret.esp
  ctxt->iret.cs
                      = (unsigned)USER_CS;
  ctxt->iret.eip
  ctxt->iret.eflags = INIT_USER_FLAGS;
```

# 

Figure 2-5. System Flags in the EFLAGS Register

52

# Switching to a user program

extern int switchToUser(struct Context\* ctxt);

### From C:

```
To Assembly:
                CONTEXT_SIZE, 72
        .globl
               switchToUser
switchToUser:
                               # Load address of the user context
       movl
                4(%esp), %eax
                                # Reset stack to base of user context
        addl
                $CONTEXT SIZE, %eax
                                # Set stack address for kernel reentry
                %eax, esp0
        movl
                                # Restore registers
        popa
                %ds
                                # Restore segments
        gog
                %es
        pop
                %gs
$4, %esp
        add1
                                # Skip error code
                                # Return from interrupt
```

## Entering a system call (kernel view)

### From Assembly:

RF - Resume Flag -

NT - Nested Task Flag

IOPL- I/O Privilege Level

IF — Interrupt Enable Flag-TF — Trap Flag —

```
svscall:subl
                $4. %esp
                                 # Fake an error code
                                 # Save segments
        push
                %gs
        push
                %es
        push
                %ds
                                 # Save registers
        leal
                stack, %esp
                                 # Switch to kernel stack
        amir
                csyscall
To C:
   void csyscall() { /* A trivial system call */
      putchar(user.regs.eax);
      switchToUser(&user);
```

## Entering a system call (user view)

### From C:

```
extern void myputc(unsigned);
```

### To Assembly:

```
myputc: pushl %eax mov 8(%esp), %eax int $128 popl %eax ret
```

## Reflections

- Bare Metal
  - Segmentation, protection, exceptions and interrupts
- Programming/Languages
  - Representation transparency, facilitates interlanguage interoperability
  - Memory areas
    - Vendor-defined layout: GDT, GDTTR, TSS, IDT, IDTR, IRet, Registers, ...
    - Self-defined: Context, ...
  - "Bitdata"
    - Segment and interrupt descriptors, eflags, cr0, ...

54