#### **MUX**

koushikkalyani **FPGASpeaks** 

July 2023

# So, Why MUXes are one of main element in FPGA or ASIC?

There are several reasons but I liked this one the most.

**Logic Function Implementation :** Any boolean expression can be implemented using a multiplexer *aka* MUX.

A multiplexer is a combinational logic circuit that selects one of many input signals and forwards it to a single output line based on the control inputs.

By appropriately setting the control inputs of a MUX, you can effectively implement any boolean expression.

#### Let us see

**EXOR**:  $F = W_1 \oplus W_2$  This, can be implemented using  $4 \times 1$  mux in which 4 data inputs are constants and select lines are driven by  $W_1$  and  $W_2$ .

| $w_1 \ w_2$ | f | $\begin{bmatrix} w_2 \\ w_1 \end{bmatrix}$ |
|-------------|---|--------------------------------------------|
| 0 0         | 0 | 0 1                                        |
| 0 1         | 1 | ĭ - I                                      |
| 1 0         | 1 | $1 - \prod_{j=1}^{J}$                      |
| 1 1         | 0 | 0                                          |

Figure: Implentation using a  $4\times1$  mux

more compact can be done, by using  $2\times1$  mux and one of the input as select line and other as data line.



Figure: Using 2×1 mux

#### Let us see

#### **3-Input EXOR**: $F = W_1 \oplus W_2 \oplus W_3$



Figure: Three-input XOR implemented with  $2\times1$  multiplexers.



Figure: Three-input XOR implemented with  $2\times1$  multiplexers.

#### Now, lets see

**3-bit Majority function**: So, in this 3 bits are given as input and if there are more bits with logic 0 then output is 0 otherwise 1.(vice versa too).

| $w_1$                           | $w_2$                                | $w_3$                           | $f$ $w_1 w_2 \mid f$                                   |
|---------------------------------|--------------------------------------|---------------------------------|--------------------------------------------------------|
| 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |
| 1                               | 1                                    | 1                               | 1 J                                                    |

Figure: Modified truth table

### Using, 4×1 Mux.



Figure: Using 4×1 mux

#### One more way of doing it.

See, we have three inputs if we select one input as select line remaining two can be fed as data input to mux after suitable operation according to truth table.

| $w_1$ | $w_2$ | $w_3$ | f         |             |
|-------|-------|-------|-----------|-------------|
| 0     | 0     | O     | $0$ $w_1$ | f           |
| O     | O     | 1     | 0         | $w_2w_3$    |
| O     | 1     | O     | 01        |             |
| O     | 1     | 1     | 1         | $w_2 + w_3$ |
| 1     | O     | O     | 0 7       |             |
| 1     | O     | 1     | 1         |             |
| 1     | 1     | O     | 1         |             |
| 1     | 1     | 1     | 1 )       |             |

Figure: Truth-Table



Figure: The three-input majority function implemented using a  $2\times1$  multiplexer.

**Reference:** Stephen Brown and Zvonko Vranesic, Fundamentals of Digital Logic with Verilog Design, Elizabeth A. Jones, 2002.

## **FPGASpeaks**