

Contents lists available at ScienceDirect

### Journal of Crystal Growth

journal homepage: www.elsevier.com/locate/jcrysgro



### Research advances on III-V MOSFET electronics beyond Si CMOS

J. Kwo<sup>a,\*</sup>, M. Hong<sup>b</sup>

#### ARTICLE INFO

Available online 1 November 2008

Keywords:

B2. High- $\kappa$  dielectrics

B2. High-mobility channel semiconductor

B3. III-V Compound semiconductor MOSFET

#### ABSTRACT

An overview is given on recent advances of science and devices of III–V based and Si MOS and MOSFET. Firstly, we have integrated molecular beam epitaxy (MBE) with atomic layer deposition (ALD) for the growth of excellent high- $\kappa$  dielectrics with abrupt interfaces, critical for further complementary metal-oxide-semiconductor (CMOS) scaling beyond the 45 nm node. Secondly, we showed that epitaxial yttrium-doped HfO<sub>2</sub> films on GaAs(100) have stabilized the cubic phase, and led to enhancement of  $\kappa$  over 30. Thirdly, inelastic electron tunneling spectroscopy (IETS) was applied to probe the phonon modes and charge trappings within the high- $\kappa$  dielectrics. Fourthly, scaling of the high- $\kappa$  oxides approaching 1.0 nm capacitance equivalent thickness (CET) is achieved in a Ga<sub>2</sub>O<sub>3</sub>(Gd<sub>2</sub>O<sub>3</sub>)[GGO]/In<sub>0.2</sub>Ga<sub>0.8</sub>As (InGaAs) gate stack that has undergone 850 °C rapid thermal annealing, and which has unpinned the surface Fermi level of the III–V semiconductor. Finally, we have demonstrated a self-aligned inversion-channel In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFETs made of Al<sub>2</sub>O<sub>3</sub>(2 nm)/GGO(7 nm) gate oxide and TiN metal gate at 1- $\mu$ m gate length, reaching a *world record* of drain current and transconductance.

© 2008 Elsevier B.V. All rights reserved.

### 1. Introduction

The success of silicon-based integrated electronic technology over last four decades relies, to a large extent, on the excellent properties of SiO<sub>2</sub> and the SiO<sub>2</sub>/Si(100) interface such as lowdefect densities, superb uniformity over large area, thermal stability, etc. Currently, the SiO<sub>2</sub> thickness in state-of-the-art devices is approaching 1.2 nm, and quantum tunneling of electrons through such thin insulating layer gives rise to unacceptably large electric leakage. The revolutionary replacements of the long-standing, reliable SiO<sub>2</sub>/polysilicon in the gate of transistors by HfO<sub>2</sub>-based high- $\kappa$  dielectric plus metal gates were announced in 2007, and are now in production for the 45 nm Si complementary metal-oxide-semiconductor (CMOS) by the leading integrated circuits (ICs) manufacturers. The monolithic dimensional scaling, which in the past has provided simultaneously high-density/low-cost and high-performance ICs in Sibased system, may not work any more, as further scaling in devices does not guarantee performance benefits. Driven by continual demands of enhanced transport in channels and reducing power dissipation beyond the 16-22 nm node, the current consensus is that the integration of III-V semiconductors and Ge as high-mobility channels with high-  $\kappa$  gate dielectrics and metal gates is urgently needed in order to build a viable CMOS technology ready by year 2015.

Electron mobility in III–V is known to be much higher than those in Si and Ge. A mature III–V MOS technology with electron mobility at least 10 times higher than that in Si and with dielectrics having several times higher than that of  $\mathrm{SiO}_2$  would certainly enable the electronic industry to continue pushing its new frontiers for a few more decades. Furthermore, bandgap engineering and direct bandgaps in III–V, not available in Si- and Ge-based systems, has provided great opportunities of novel device architectures, thus leading to high-performance integrated optoelectronic circuits in combining both electronics and photonic devices on a single chip.

The basic III–V MOS material properties have to be fully understood to allow process integration and full-scale manufacturing. Besides thermal stability, compatibility, and electronic transport properties, the III–V surface passivation and interface properties with the high- $\kappa$  dielectric are enormous challenges, and will have to be thoroughly investigated in depth.

### 2. Major research results on III-V and Si MOS devices

Since early 1960s there have been intensive efforts in seeking electrically and thermodynamically stable insulators on GaAs with Fermi-level unpinning and a low-interfacial density of states ( $D_{it}$ ) as required for the GaAs MOSFET [1]. This drive has been answered by our discovery of MBE-deposited mixed oxide  $Ga_2O_3(Gd_2O_3)$  [GGO] [2,3] and pure  $Gd_2O_3$  [4] dielectric films on GaAs surfaces during the 1990s in Bell Labs. Subsequent

<sup>&</sup>lt;sup>a</sup> Department of Physics, National Tsing Hua University, Hsinchu 30012, Taiwan

<sup>&</sup>lt;sup>b</sup> Department of Materials Science and Engineering, National Tsing Hua University, Hsinchu 30012, Taiwan

<sup>\*</sup>Corresponding author. Tel.: +886 3 574 2800; fax: +886 3 572 3052. E-mail address: raynien@phys.nthu.edu.tw (J. Kwo).

employment of GGO as a gate dielectric led to the *first* inversion-channel GaAs MOSFETs in both n- and p-configurations [5], and InGaAs MOSFET in n-configuration [6]. Depletion-mode GaAs MOSFETs were shown to exhibit negligible drain current drift and hysteresis [7–9], the first achievement in this class of transistors and an important technological advance for the manufacturing consideration. With these achievements, the problem puzzling the researchers for the past 35 years has finally been solved. Moreover, the discovery has opened up an entirely new field for the IC industry; i.e., III–V MOSFET, giving a timely needed innovative technology beyond Si CMOS at 16 nm node.

Molecular beam epitaxy (MBE) with its unique and superior atomic layer-by-layer growth has been widely used in tailoring the interface of high- $\kappa$  dielectrics and semiconductors. The long-sought III–V MOS and MOSFET have been realized with the MBE growth. Moreover, the thin gate dielectrics required for the 22–16 nm node Si CMOS may demand the usage of the MBE approach for further reducing interfacial layer thickness.

In recent years we have successfully established the high- $\kappa$  dielectric growth using both MBE and atomic layer deposition (ALD) methods on the III–V, Si, and Ge, including the high- $\kappa$  enhancement. The surface Fermi-level unpinning in InGaAs and the understanding for its mechanism have been studied. Furthermore, we have demonstrated world-record device performance in inversion-channel InGaAs MOSFET, superior to Si in the same gate length. Recent major achievements are summarized below:

## 2.1. Si MOS devices based on high- $\kappa$ dielectrics fabricated by a novel MBE template approach followed by ALD

With our advanced molecular beam epitaxial growth, we have demonstrated atomically abrupt high- $\kappa$  dielectrics HfO<sub>2</sub>/Si(100) interface free of interfacial layer formation [10]. Such nano-thick high- $\kappa$  dielectric films were employed as a template to suppress the formation of unwanted oxide/Si interfacial layer during subsequent ALD, as illustrated in Fig. 1(a-c) [11]. The attainment of high  $\kappa$  and very small frequency dispersion in capacitance-voltage (C-V) curves suggests the absence of low  $\kappa$  capacitors in series near the oxide/Si interface. A composite film consisting of ALD-Al<sub>2</sub>O<sub>3</sub>(3.0 nm)/MBE-HfO<sub>2</sub>(2.0 nm) showed an overall  $\kappa$  value of 11.5, a capacitance equivalent thickness (CET) of 1.7 nm, a  $D_{\rm it}$  of  $2\times 10^{11}\,{\rm cm}^{-2}\,{\rm eV}^{-1}$ , and a leakage current density

of  $1.1 \times 10^{-4} \,\text{A/cm}^2$  at  $V_{\text{fb}} + 1 \,\text{V}$  as in Fig. 1(d) [11]. Here a CET is defined as  $\kappa_{SiO_2}$ \*(thickness of high- $\kappa$  dielectrics)/( $\kappa_{high}$   $\kappa$ ). More recently, another composite film made of ALD-HfO<sub>2</sub>(1.4 nm)/MBE- $HfO_2(1.5 \text{ nm})$  showed an overall  $\kappa$  value of 16.2 and a CET as low as 0.7 nm with a leakage current density of  $5.3 \times 10^{-1} \,\text{A/cm}^2$  at  $V_{\rm fb}{-}1\,{\rm V}$  [12]. The  $D_{\rm it}$  value at midgap is  $3.6\times10^{11}\,{\rm cm}^{-2}\,{\rm eV}^{-1}$ calculated by the conductance method. The attainment of low-CET value suggests an oxide/Si interface that is nearly free of low  $\kappa$ capacitor in series with it. Furthermore, MOSFETs based on the MBE-ALD HfO2 composites were fabricated, showing excellent device performance with a drain current ( $I_D$ ) of 240 mA/mm and transconductance ( $G_{\rm m}$ ) of 120 mS/mm, superior to those of the MOSFETs using either solely ALD-grown (55 mA/mm, 60 mS/mm), or MBE-grown (80 mA/mm, 35 mS/mm) gate dielectrics [13]. We are currently implementing an ALD reactor chamber directly into our MBE system to perform better analysis and control of the interface formation, thus achieving an even lower CET value.

### 2.2. Single crystalline epitaxial growth of high- $\kappa$ dielectric oxide films on GaAs(100), with enhanced dielectric constant

HfO<sub>2</sub> has three known crystallographic structures, monoclinic, cubic, and tetragonal phases, with respective predicted  $\kappa \sim 20$ , 30, and 70 according to the density function theory calculations [14]. The monoclinic phase is the most stable phase below 1750 °C, while the tetragonal and cubic phases can be transformed thermodynamically at approximately 1720 and 2600 °C, respectively. The HfO<sub>2</sub>–Y<sub>2</sub>O<sub>3</sub> phase diagram suggests a possible cubic or tetragonal phase formation at relatively lower temperatures with Y<sub>2</sub>O<sub>3</sub> doping to HfO<sub>2</sub>.

Recently, pure MBE-HfO<sub>2</sub> films were obtained on GaAs(001) in the monoclinic crystal structure ( $\alpha$ = $\gamma$ =90° and  $\beta$ ~99°) with their a and b axes aligned with the in-plane {100} axes of GaAs, and formed four equivalent in-plane domains rotated 90° about surface normal [15]. Furthermore, doping the HfO<sub>2</sub> films with Y<sub>2</sub>O<sub>3</sub> (denoted as YDH) at an atomic percentage of Y about 19.2  $\pm$  0.5 altered the crystal structure of the epitaxial film from the common monoclinic phase of a  $\kappa$ ~17 to the cubic phase of a  $\kappa$  over 30. The attainment of the cubic YDH has effectively eliminated the number of azimuthal domains as shown by HRTEM image, thus significantly improved electrical leakage shown in Fig. 2(a and b) [16].



**Fig. 1.** HR-TEM pictures showing the  $HfO_2/Si$  interface comparison of three different oxide growth techniques, including (a) MBE  $HfO_2$  (6.7 nm); (b) ALD  $HfO_2$  (8.1 nm) with  $SiO_2$  (1.4 nm); (c) ALD (1.4 nm)/MBE (1.5 nm) composite  $HfO_2$ ; (d) C-V characteristics of an  $Al_2O_3$  (ALD)/ $HfO_2$  (MBE) composite film. The inset shows the J-E curves after forming gas anneals at various temperatures.



**Fig. 2.** Cross-sectional HR-TEM images of (a) cubic phase yttrium-doped HfO<sub>2</sub> (100) epitaxially grown on GaAs(100) in the [110] projection. The image clearly shows the atomically sharp interface and free of interfacial layer; (b) *C–V* curves of a MOS capacitor of an YDH layer 7.7 nm thick measured at frequencies between 10 and 100 kHz. The inset is a *J–E* curve of the same sample.

The incorporation of cations with lower valence into HfO<sub>2</sub> is known to be one approach to achieve the stabilization of the meta-stable high-temperature phase at room temperature [17]. When the tetravalent cations of Hf4+ are replaced with the trivalent cations such as Y3+, oxygen vacancies are formed for charge compensation. The creation of oxygen vacancies leads to a change in cation-oxygen coordination since the ionic positions are displaced away from the stoichiometric form, followed by a phase transition from the amorphous to the meta-stable high-temperature tetragonal or cubic phases, but not to the equilibrium lowtemperature monoclinic phase. Furthermore, according to the Clausius-Mosotti relation, the dielectric constant  $\kappa$  is closely related to the polarizability  $\alpha_{\rm m}$  and the molecular volume  $V_{\rm m}$ . The enhancement of  $\kappa$  may be understood from the reduction of the molecular volume V<sub>m</sub> that often occurred in the hightemperature phase.

# 2.3. Inelastic electron tunneling spectroscopy (IETS) and charge pumping studies of MOS diodes of high- $\kappa$ gate dielectrics

Charge trappings are largely responsible for mobility degradations found in high- $\kappa$  dielectrics. In addition, scatterings of the electrons by low-frequency phonons were proposed as another probable source responsible for mobility degradation [18]. We have recently carried out IETS on Si-based MOS devices made of high-k dielectrics like HfO2, Y2O3, and stacked HfO2/Y2O3 to extract the energies of vibrational modes in monoclinic HfO2 and cubic Y<sub>2</sub>O<sub>3</sub> with good reproducibility, and to further characterize the interfacial structure and chemical bonding unique of the MBE and ALD processes (Fig. 3(a)) [19]. By analyzing the pronounced features of charge trapping in IETS spectra of stacked HfO<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>, we infer that these traps are located mostly near the interface between HfO2 and Y2O3, likely caused by dissimilar charge distributions of two ionic oxides of different cation valences, and the presence of interfacial strains at dissimilar structures. (Fig. 3(b)) Our work thus has raised an important possibility of tailoring the trap locations in a gate dielectric stack through the novel scheme of multi-layering a number of dielectric materials of dissimilar cation valences.

Both interface traps and bulk traps in high- $\kappa$  dielectrics are major sources for charge trapping. To evaluate the surface states near the semiconductor–high- $\kappa$  interface of the MOSFET device,

the charge pumping method is well known as a powerful measurement [20]. Our recent charge pumping experiment on the Si- and GaAs-MOS diodes showed that energy distribution of  $D_{\rm it}$ , occurs in higher half of the bandgap due to severe Coulomb scatterings from interface-trapped and oxide-trapped charges. In addition, notable accumulations of traps were observed near the interface of the  $HfO_2/Y_2O_3$  bi-layer, consistent with the IETS observations [21].

## 2.4. Investigation of Fermi-level unpinning mechanism on InGaAs surface

 $In_{0.53}Ga_{0.47}As$ , with its lattice matched to InP, has been used as a backbone for nearly all high-speed electronic devices [22]. Recently we have employed ALD-HfO<sub>2</sub> to effectively passivate  $In_{0.53}Ga_{0.47}As$ , and to determine the energy-band parameters [23]. The key for the passivation is the removal of arsenic oxides from the ALD-HfO<sub>2</sub>/In<sub>0.53</sub>Ga<sub>0.47</sub>As interface during the ALD growth according to detailed XPS analysis, thus ensuring the Fermi-level unpinning as evidenced from the C-V characteristics [24].

However, residual native oxides of  $Ga_2O_3$  and  $In_2O_3$  still remained at the interface. The quality of the high- $\kappa$  dielectrics/ substrate interface critically affects the equivalent oxide thickness (EOT) scaling. To minimize the formation of native oxides on the  $In_{0.53}Ga_{0.47}As/InP$  surface upon air exposure, we deliberately shortened the exposure time under 10 min of the MBE-grown  $In_{0.53}Ga_{0.47}As/InP$  surface prior to the ALD  $In_{0.53}Ga_{0.47}As/InP$  surface prior to the ALD  $In_{0.53}Ga_{0.47}As/InP$  surface prior to the ALD  $In_{0.53}Ga_{0.47}As/InP$  surface prior to the  $In_{$ 

#### 2.5. GGO thickness scalability study

Scaling high- $\kappa$  oxides to nanometer range as well as unpinning surface Fermi level of the III–V semiconductors has been one main focus of recent high- $\kappa$  research on high-mobility channel materials. Among all the dielectrics passivating GaAs (InGaAs)



**Fig. 3.** (a) Gate injection IETS spectra of  $600 \,^{\circ}\text{C}$  N<sub>2</sub> annealed ALD-grown HfO<sub>2</sub> film (black line),  $600 \,^{\circ}\text{C}$  UHV annealed MBE-grown HfO<sub>2</sub> film (red line), and  $600 \,^{\circ}\text{C}$  N<sub>2</sub> annealed MBE-grown HfO<sub>2</sub> films (green line). The Si phonons appeared at 19 (TA), 44 (LA), 53 (LO), and 58 (TO) mV are denoted by black dotted lines, and the peaks for Hf-O bonds at 105, 146, 278, 319, 416, 555, 645, and  $680 \, \text{mV}$  are denoted by red arrows. The peaks associated with Al, Hf-O-Si, and Si-O are denoted by blue, orange, and green dotted lines, respectively. (b) The IETS spectra of stacked HfO<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/Si MOS diodes which were annealed at 400, 600, and  $800 \,^{\circ}\text{C}$ . Series of symmetric charge trapping features with strong intensity were revealed in these two spectra. The inset shows the cross-sectional TEM view of the stacked HfO<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/Si MOS sample. (For interpretation of the references to colour in this figure legend, the reader is referred to the web version of this article.)

[2-4,23-25,27,28], GGO was found to give the lowest interfacial densities of states [3]. Therefore, the essential issue of the thickness scalability of the GGO oxide on InGaAs was addressed, and a CET approaching 1 nm was demonstrated [29,30]. The GGO/ In<sub>0.2</sub>Ga<sub>0.8</sub>As (InGaAs) gate stacks were fabricated with the oxide thickness systematically reduced from 33 to 4.5 nm. With the aid of an in situ capping layer Al<sub>2</sub>O<sub>3</sub> 3 nm thick as a protection layer against moisture due to its thermal and chemical stabilities, MOS capacitors with the dual-dielectric layer on InGaAs have withstood rapid-thermal-anneals (RTA) to 800-850 °C. Excellent C-V characteristics in terms of small flat-band voltage, a small frequency dispersion of measured capacitances at accumulation,  $D_{\rm it}$ 's in the low  $10^{11}\,{\rm cm}^{-2}\,{\rm eV}^{-1}$ , the  $\kappa$  values of GGO remaining  $\sim$ 14–16, were achieved for all GGO film thicknesses. The smallest CET achieved is 1.1 nm, and linearly scales with the GGO physical film thickness as in Fig. 4. The systematic variations of the device performance with the GGO film thickness are summarized in Table 1. Hence the in situ Al<sub>2</sub>O<sub>3</sub> cap plays a vital role in extending our earlier success of unpinning surface Fermi level in the III-V to an aggressive scaling Ga<sub>2</sub>O<sub>3</sub>(Gd<sub>2</sub>O<sub>3</sub>) thickness to a CET~1 nm, greatly enhancing the prospect for realistic device applications.

### 2.6. Attainment of high-performance inversion-channel GGO/InGaAs MOSFET

In 1990s, employment of MBE-GGO enabled the demonstration of the first non-self-aligned inversion-channel GaAs and  $In_{0.53}$ -Ga $_{0.47}$ As MOSFETs [5,6].  $In_{0.53}$ Ga $_{0.47}$ As MOSFETs with GGO 40 nm thick as the gate dielectric exhibited a maximum drain current of 375 mA/mm (1- $\mu$ m gate length) and a transconductance of 190 mS/mm (0.75- $\mu$ m gate length) [6]. Recently, other non-self-aligned inversion-channel  $In_{0.53}$ Ga $_{0.47}$ As MOSFETs using ALD-Al $_2$ O $_3$  as a gate dielectric were also demonstrated [31], in that an 0.5- $\mu$ m gate length  $In_{0.53}$ Ga $_{0.47}$ As MOSFET with an ALD-Al $_2$ O $_3$  gate oxide 8 nm thick gave a maximum drain current



Fig. 4. Oxide scalability studies: the CET value of  $Ga_2O_3(Gd_2O_3)$  linearly scales with the GGO physical film thickness.

of 367 mA/mm, and a transconductance of 130 mS/mm [32]. More recently, a 0.4- $\mu$ m gate-length inversion-channel  $In_{0.65}Ga_{0.35}As$  MOSFET with an even higher In content and an ALD-Al<sub>2</sub>O<sub>3</sub> gate oxide 10 nm thick showed a maximum drain current of 1.05 A/mm, and a transconductance of 350 mS/mm [33].

Nonetheless, the non-self-aligned process is impractical for device integration, due to the complexity of mask alignment as well as the unavoidable parasitic resistance. Recently, we have succeeded in attaining self-aligned inversion-channel  $In_{0.53}$ -  $Ga_{0.47}$ As MOSFETs of 1- $\mu$ m gate length by employing a MBE-deposited gate dielectric stack of  $Al_2O_3$  (2 nm)/GGO(7 nm) and TiN metal gate [33]. *In situ* deposited  $Al_2O_3$  was used to protect GGO from absorbing moisture during fabrication of devices, and TiN

**Table 1** Summary of GGO scalability and relevant electrical properties, including GGO dielectric constant ( $\kappa$ ), flat-band voltage ( $V_{\rm fb}$ ), frequency dispersion of capacitance at accumulation, leakage current density at  $V_{\rm e}$ = $V_{\rm fb}$ +1 V, interfacial density of states ( $D_{\rm it}$ ) near the mid-gap, and GGO EOT values.

| Au gate metal (RTA 800 °C 10 s) |                    |                     |                              |                                             |                                                       |              |
|---------------------------------|--------------------|---------------------|------------------------------|---------------------------------------------|-------------------------------------------------------|--------------|
| GGO thickness (nm)              | GGO $\kappa$ value | V <sub>fb</sub> (V) | Dispersion (10 k-500 kHz)(%) | J@V <sub>fb</sub> +1 V (A/cm <sup>2</sup> ) | $D_{\rm it}  (10^{11}  {\rm cm}^{-2}  {\rm eV}^{-1})$ | GGO EOT (nm) |
| 33                              | 15–16              | 3.5                 | 2.8                          | $1.18 \times 10^{-9}$                       | 1.3                                                   | 8.6-8.0      |
| 20                              | 14-15              | 1.3                 | 1.5                          | $1.62 \times 10^{-9}$                       | 1                                                     | 5.6-5.2      |
| 10                              | 14-15              | 1.1                 | 2.2                          | $1.46 \times 10^{-9}$                       | 1.4                                                   | 2.8-2.6      |
| 8.5                             | 14-16              | 1.1                 | 4.7                          | $1.78 \times 10^{-9}$                       | 2.6                                                   | 2.4-2.1      |
| 4.5                             | 14–16              | 1.1                 | 5.4                          | $3.1 \times 10^{-5}$                        | 1.3                                                   | 1.3–1.1      |
| Al gate metal (RTA 850          |                    |                     |                              | 0.7 10-9                                    |                                                       |              |
| 8.5                             | 14–16              | 0.1                 | 2.6                          | $2.5 \times 10^{-9}$                        | 2.5                                                   | 2.4–2.1      |



**Fig. 5.** Summary of (a) the maximum drain current  $I_d$  and (b) transconductance  $g_m$  representative work on III–V enhancement mode nMOSFETs reported in the last decade. Devices with gate length longer than 1  $\mu$ m are excluded. The self-aligned processed inversion channel device (our work) is denoted with a solid circular symbol, and the data of non-self-aligned processed inversion-channel devices are denoted with hollow circular symbol.

was chosen due to its suitable work function and thermal stability. The MOSFET of TiN/Al $_2$ O $_3$ /GGO/In $_{0.53}$ Ga $_{0.47}$ As, with high-thermal intactness as subjected to RTA to 700 °C for dopant activation, has demonstrated *world record* performance of a maximum drain current of 1.05 A/mm, a transconductance of 714 mS/mm, and a peak mobility of 1300 cm $^2$ /V s, the highest ever reported for III–V inversion-channel devices of 1- $\mu$ m gate length. The maximum drain current  $I_d$  and transconductance  $g_m$  of representative III–V enhancement mode nMOSFETs reported in the last decade are summarized in Fig. 5a and b, respectively, for comparison [33].

#### Acknowledgments

The authors wish to thank Department of Natural Sciences at National Science Council for grants of NSC-97-2120-M-007-008 and NSC-96-2628-M-007-003-MY3, Taiwan, Republic of China, that for supported this work.

### References

[1] M.W. Hong, J.R. Kwo, P.C. Tsai, Y.C. Chang, M.L. Huang, C.P. Chen, T.D. Lin, Jpn J. Appl. Phys. 46 (Part 1 Issue 5B) (2007) 3167.

- [2] M. Hong, J.P. Mannaerts, J.E. Bower, J. Kwo, M. Passlack, W.Y. Hwang, L.W. Tu, J. Crystal Growth 175/176 (1997) 422.
- [3] J. Kwo, M. Hong, B. Busch, D.A. Muller, Y.J. Chabal, A.R. Kortan, J.P. Mannaerts, B. Yang, P. Ye, H. Gossmann, A.M. Sergent, K.K. Ng, J. Bude, W.H. Schulte, E. Garfunkel, T. Gustafsson, J. Crystal Growth 251 (2003) 645.
- [4] M. Hong, J. Kwo, A.R. Kortan, J.P. Mannaerts, A.M. Sergent, Science 283 (1999) 1897
- [5] F. Ren, M. Hong, W.S. Hobson, J.M. Kuo, J.R. Lothian, J.P. Mannaerts, J. Kwo, S.N.G. Chu, Y.K. Chen, A.Y. Cho, Solid State Electron. 41 (11) (1997) 1751.
- [6] F. Ren, J.M. Kuo, M. Hong, W.S. Hobson, J.R. Lothian, J. Lin, H.S. Tsai, J.P. Mannaerts, J. Kwo, S.N.G. Chu, Y.K. Chen, A.Y. Cho, IEEE Electron Device Lett. 19 (1998) 309.
- [7] Y.C. Wang, M. Hong, J.M. Kuo, J.P. Mannaerts, J. Kwo, H.S. Tsai, J.J. Krajewski, Y.K. Chen, A.Y. Cho, IEEE Electron Device Lett. 20 (1999) 457.
- [8] M. Hong, F. Ren, J.M. Kuo, W.S. Hobson, J. Kwo, J.P. Mannaerts, J.R. Lothian, Y.K. Chen, J. Vac. Sci. Technol. B 16 (1998) 1398.
- [9] Y.C. Wang, M. Hong, J.M. Kuo, J.P. Mannaerts, H.S. Tsai, J. Kwo, J.J. Krajewski, Y.K. Chen, A.Y. Cho, Electron. Lett. 35 (1999) 667.
- [10] W.C. Lee, Y.J. Lee, Y.D. Wu, P. Chang, Y.L. Huang, Y.L. Hsu, J.P. Mannaerts, R.L. Lo, F.R. Chen, S. Maikap, L.S. Lee, W.Y. Hsieh, M.J. Tsai, S.Y. Lin, T. Gustffson, M. Hong, J. Kwo, J. Crystal Growth 278 (2005) 619.
- [11] K.Y. Lee, W.C. Lee, Y.J. Lee, M.L. Huang, C.H. Chang, T.B. Wu, M. Hong, J. Kwo, Appl. Phys. Lett. 89 (2006) 222906.
- [12] W.C. Lee, K.Y. Lee, Y.J. Lee, M. Hong, J. Kwo, unpublished.
- [13] C.H. Pan, J. Kwo, K.Y. Lee, W.C. Lee, L.K. Chu, M.L. Huang, Y.J. Lee, M. Hong, J. Vac. Sci. Technol. B 26 (2008) 1178.
- [14] X. Zhao, D. Vanderbilt, Phys. Rev. B 65 (2002) 233106.
- [15] C.-H. Hsu, P. Chang, W.C. Lee, Z.K. Yang, Y.J. Lee, M. Hong, J. Kwo, C.M. Huang, H.Y. Lee, Appl. Phys. Lett. 89 (2006) 122907.
- [16] Z.K. Yang, W.C. Lee, Y.J. Lee, P. Chang, M.L. Huang, M. Hong, C.-H. Hsu, J. Kwo, Appl. Phys. Lett. 90 (2007) 152908.

- [17] J. Wang, H.P. Li, R. Steves, J. Mater. Sci. 27 (1992) 5397.
- [18] M.V. Fechetti, D.A. Neumayer, E.A. Cartier, J. Appl. Phys. 90 (2001) 4587.
- [19] S.L. You, C.C. Huang, C.J. Wang, H.C. Ho, J. Kwo, W.C. Lee, K.Y. Lee, Y.D. Wu, Y.J. Lee, M. Hong, Appl. Phys. Lett. 92 (2008) 012113.
- [20] D.K. Schroder, Semiconductor Material and Device Characterization, Wiley, NY, 1998.
- [21] L.T. Tung, Y.C. Chang, H.C. Chiu, P. Chang, Y.H. Chang, M. Hong, J. Kwo, unpublished.
- [22] Y. Yamashita, A. Endoh, K. Shinohara, K. Hikosaka, T. Matsui, S. Hiyamizu, T. Mimura, IEEE Electron Device Lett. 23 (2002) 573.
- [23] Y.C. Chang, M.L. Huang, K.Y. Lee, Y.J. Lee, T.D. Lin, M. Hong, J. Kwo, T.S. Lay, C.C. Liao, K.Y. Cheng, Appl. Phys. Lett. 92 (2008) 072901.
- [24] M.L. Huang, Y.C. Chang, C.H. Chang, Y.J. Lee, P. Chang, J. Kwo, T.B. Wu, M. Hong, Appl. Phys. Lett. 87 (2005) 252104.
- [25] K.Y. Lee, Y.J. Lee, P. Chang, M.L. Huang, Y.C. Chang, M. Hong, J. Kwo, Appl. Phys. Lett. 92 (2008) 252908.

- [26] C.A. Richter, A.R. Hefner, E.M. Vogel, IEEE Electron Device Lett. 22 (1) (2001) 35.
- [27] P.D. Ye, G.D. Wilk, B. Yang, J. Kwo, H.-J.L. Gossmann, M. Hong, K.K. Ng, J. Bude, Appl. Phys. Lett. 84 (2004) 434.
- [28] M.L. Huang, Y.C. Chang, C.H. Chang, T.D. Lin, J. Kwo, T.B. Wu, M. Hong, Appl. Phys. Lett. 89 (2006) 012903.
- [29] K.H. Shiu, T.H. Chiang, P. Chang, L.T. Tung, M. Hong, J. Kwo, W. Tsai, Appl. Phys. Lett. 92 (2008) 172904.
- [30] K.H. Shiu, C.H. Chiang, Y.J. Lee, W.C. Lee, P. Chang, L.T. Tung, M. Hong, J. Kwo, W. Tsai, J. Vac. Sci. Technol. B 26 (2008) 1132.
- [31] Y. Xuan, Y.Q. Wu, H.C. Lin, T. Shen, P.D. Ye, IEEE Electron Device Lett. 28 (2007)
- [32] Y. Xuan, Y.Q. Wu, P.D. Ye, IEEE Electron Device Lett. 29 (2008) 294.
- [33] T.D. Lin, H.C. Chiu, P. Chang, L.T. Tung, C.P. Chen, M. Hong, J. Kwo, W. Tsai, Y.C. Wang, Appl. Phys. Lett. 93 (2008) 033516.