**COL215: LAB ASSIGNMENT 4** 

Student\_1: Pavas Goyal (2018CS10363)
Student\_2: Dipen Kumar (2018CS50098)

- We have tested our timing circuit (tim\_circuit) as well as the Assignment4 file both on simulator and FPGA board.
- All test cases are passing.
- All digits are lighting properly with equal intensity

We have used 15 T-Flipflop to decrease the frequency of the clock from 100MHz to get the desired frequency to around 3 KHz. Followed by another T-Flipflop to make two bit counter. We gave this signal to decoder which decodes and signal A0, A1, A2, A3 accordingly.

We have used four mux, Whenever A0 is true and rest A1,A2,A3 are false, In this case each of our four multiplexer selects 0<sup>th</sup>, 1<sup>st</sup>, 2<sup>nd</sup>, 3<sup>rd</sup> bit respectively of 0<sup>th</sup> digit. Which in turn is fed to a decoder which decode this four bit input and give signal corresponding to its decimal value, which is further more processed to display on seven segment display.

NOTE: whenever A0 have signal, in that case rest of anodes i.e. A1, A2, A3 are false. Also A0, A1, A2, A3 are being signaled one by one respectively in a very high frequency which is unperceivable by human eye, which make us feel all four digits are lighting simultaneously.





## **THANK YOU**