#### SPI Controller Notes:

#### ili9341 display controller FSM

- Goal is to read vram data on to display using SPI communication between vram and display controller
- Two sets of states:
  - CFG (config) states, governs how the controller acts when state INIT is active
  - Main FSM states, governs how controller acts after initializing
- Keeps track of both current state, and what state the FSM should be in after waiting for current state to complete.
  - Keeps track of where it's at in current command by a bit counter that counts down each posedge of clk until it hits the end of the transmitted data
- Uses variable current command to store what the controller should be doing
- Block from 144 to 176 draws all pixels from vram according to color and address unless enable test pattern is active
- After colors are sent to controller, main fsm begins
  - Checks if rst is active and sets state to INIT again to essentially wipe all vram
  - If rst is not active, and ena is, checks if FSM is in INIT state and runs through CFG states to check what initial conditions should be
  - If not INIT, runs through normal FSM states to update vram and states accordingly

#### ft6206 controller FSM

- Loading touch data from the i2c controller into touch0 is the goal
- We start with S\_INIT and transition to S\_SET\_THRESHOLDs to send the touch threshold of the display so that only touches that are above the configured thresh are valid
- Afterwards we are in the S\_IDLE state where we wait for the i2c to say it is ready to send
  data back and we then wait for the write phase to pass and finally read the output data
  from the i2c
  - This is the S\_GET\_REG\_DONE state where we cycle through the important registers and store data about the touch locations and validity
- Next we switch to the S\_TOUCH\_DONE state where we load our touch buffers into the touch0 and touch1 output wires
- Finally we jump back to S IDLE and repeat

# LAB 2 Block Diagram

## Components:

### touch controller

I2C device thus hakes capacities signals in knows and would be digital representation in x and y coord-

### display controller

SPI device thus made a pixel alor ord current real address to display on pixel color to he seven. Therese mough each pixel he plane it.

### URAM

Video RAM, or block of nxm registers that hold the pixel color at he aldress. The address of he URAM is sted as he address or he display controller.

## Diagram



where is h colo.

Freching h

Sweren?

Leach pitel

Store Stak behan

devices