## Swapping

- A process can be swapped temporarily out of memory to a backing store, and then brought back into memory for continued execution
- Backing store fast disk large enough to accommodate copies of all memory images for all users; must provide direct access to these memory images
- Roll out, roll in swapping variant used for prioritybased scheduling algorithms; lower-priority process is swapped out so higher-priority process can be loaded and executed
- Major part of swap time is transfer time; total transfer time is directly proportional to the amount of memory swapped

# Schematic View of Swapping



## Base and Limit Registers

 A pair of base and limit registers define the logical address space



# Memory-Management Unit (MMU)

Hardware device that maps virtual to physical address

- In MMU scheme, the value in the relocation register is added to every address generated by a user process at the time it is sent to memory
- The user program deals with logical addresses; it never sees the real physical addresses

# Dynamic relocation using a relocation register



#### Contiguous Allocation

- Main memory usually into two partitions:
  - Resident operating system, usually held in low memory with interrupt vector
  - User processes then held in high memory
    Relocation registers used to protect user processes
    from each other, and from changing operating-system
    code and data
  - Base register contains value of smallest physical address
  - Limit register contains range of logical addresses –
     each logical address must be less than the limit register
  - MMU maps logical address dynamically

#### Hardware Support for Relocation and Limit Registers



- Multiple-partition allocation
  - Hole block of available memory; holes of various size are scattered throughout memory
  - When a process arrives, it is allocated memory from a hole large enough to accommodate it

Operating system maintains information about:
 a) allocated partitions
 b) free partitions (hole)



#### Fragmentation

- External Fragmentation total memory space exists to satisfy a request, but it is not contiguous
- Internal Fragmentation allocated memory may be slightly larger than requested memory; this size difference is memory internal to a partition, but not being used
- Reduce external fragmentation by compaction
  - Shuffle memory contents to place all free memory together in one large block
  - Compaction is possible only if relocation is dynamic, and is done at execution time
  - I/O problem
    - Latch job in memory while it is involved in I/O
    - Do I/O only into OS buffers

#### **Paging**

- Logical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available
- Divide physical memory into fixed-sized blocks called frames (size is power of 2, between 512 bytes and 8,192 bytes)
- Divide logical memory into blocks of same size called pages
- Keep track of all free frames
- To run a program of size n pages, need to find n free frames and load program
- Set up a page table to translate logical to physical addresses
- Internal fragmentation

#### Address Translation Scheme

- Address generated by CPU is divided into:
  - Page number (p) used as an index into a page table which contains base address of each page in physical memory
  - Page offset (d) combined with base address to define the physical memory address that is sent to the memory unit

| page number | page offset |
|-------------|-------------|
| p           | d           |
| m - n       | n           |

 For given logical address space 2<sup>m</sup> and page size 2<sup>n</sup>

# Paging Hardware



# Paging Model of Logical and Physical Memory



#### Implementation of Page Table

- Page table is kept in main memory
- Page-table base register (PTBR) points to the page table
- Page-table length register (PRLR) indicates size of the page table
- In this scheme every data/instruction access requires two memory accesses. One for the page table and one for the data/instruction.
- The two memory access problem can be solved by the use of a special fast-lookup hardware cache called associative memory or translation look-aside buffers (TLBs)
- Some TLBs store address-space identifiers (ASIDs) in each TLB entry – uniquely identifies each process to provide address-space protection for that process

# Paging Hardware With TLB



#### **Shared Pages**

#### Shared code

- One copy of read-only (reentrant) code shared among processes (i.e., text editors, compilers, window systems).
- Shared code must appear in same location in the logical address space of all processes

#### Private code and data

- Each process keeps a separate copy of the code and data
- The pages for the private code and data can appear anywhere in the logical address space

# Shared Pages Example



## Two-Level Page-Table Scheme



## Two-Level Paging Example

- A logical address (on 32-bit machine with 1K page size) is divided into:
  - a page number consisting of 22 bits
  - a page offset consisting of 10 bits
- Since the page table is paged, the page number is further divided into:
  - a 12-bit page number
  - a 10-bit page offset
- Thus, a logical address is as follows:

where  $p_i$  is an index into the outer page table, and  $p_2$  is the displacement within the page of the outer page table

| page<br>numbe<br><i>p</i> i | er p <sub>2</sub> | page offset<br>d |
|-----------------------------|-------------------|------------------|
| 12                          | 10                | 10               |
|                             |                   |                  |

#### Address-Translation Scheme



# Three-level Paging Scheme

| outer page | inner page | offset |
|------------|------------|--------|
| $p_1$      | $p_2$      | d      |
| 42         | 10         | 12     |

| 2nd outer page | outer page | inner page | offset |
|----------------|------------|------------|--------|
| $p_1$          | $p_2$      | $p_3$      | d      |
| 32             | 10         | 10         | 12     |

#### Hashed Page Tables

Common in address spaces > 32 bits

The virtual page number is hashed into a page table

 This page table contains a chain of elements hashing to the same location

Virtual page numbers are compared in this chain searching for a match

If a match is found, the corresponding physical frame is extracted



#### Inverted Page Table

- One entry for each real page of memory
- Entry consists of the virtual address of the page stored in that real memory location, with information about the process that owns that page
- Decreases memory needed to store each page table, but increases time needed to search the table when a page reference occurs
- Use hash table to limit the search to one or at most a few pagetable entries



### Segmentation

- Memory-management scheme that supports user view of memory
- A program is a collection of segments
  - A segment is a logical unit such as:

main program

procedure

function

method

object

local variables, global variables

common block

stack

symbol table

arrays



#### Segmentation Architecture

- Logical address consists of a two tuple:
  - <segment-number, offset>,
- Segment table maps two-dimensional physical addresses; each table entry has:
  - base contains the starting physical address where the segments reside in memory
  - limit specifies the length of the segment
- Segment-table base register (STBR) points to the segment table's location in memory
- Segment-table length register (STLR) indicates number of segments used by a program;

segment number s is legal if s < STLR

# Segmentation Hardware



trap: addressing error

physical memory

#### Logical to Physical Address Translation in Pentium



| page number |       | page offset |  |
|-------------|-------|-------------|--|
| $p_1$       | $p_2$ | d           |  |
| 10          | 10    | 12          |  |

# Pentium Paging Architecture



# Three-level Paging in Linux



#### **Demand Paging**

- Bring a page into memory only when it is needed
  - Less I/O needed
  - Less memory needed
  - Faster response
  - More users
- Page is needed ⇒ reference to it
  - invalid reference ⇒ abort
  - not-in-memory ⇒ bring to memory
- Lazy swapper never swaps a page into memory unless page will be needed
  - Swapper that deals with pages is a pager

### Page Fault

• If there is a reference to a page, first reference to that page will trap to operating system:

#### page fault

- 1. Operating system looks at another table to decide:
  - Invalid reference ⇒ abort
  - Just not in memory
- 2. Get empty frame
- 3. Swap page into frame
- 4. Reset tables
- 5. Set validation bit = V
- 6. Restart the instruction that caused the page fault

# Steps in Handling a Page Fault



#### Performance of Demand Paging

- Page Fault Rate  $0 \le p \le 1.0$ 
  - if p = 0 no page faults
  - if p = 1, every reference is a fault
- Effective Access Time (EAT)

$$EAT = (1 - p) \times memory access$$

- + p (page fault overhead
  - + swap page out
  - + swap page in
  - + restart overhead

## Copy-on-Write

 Copy-on-Write (COW) allows both parent and child processes to initially share the same pages in memory

If either process modifies a shared page, only then is the page copied

 COW allows more efficient process creation as only modified pages are copied

### Page Replacement

- Prevent over-allocation of memory by modifying page-fault service routine to include page replacement
- Use modify (dirty) bit to reduce overhead of page transfers – only modified pages are written to disk

 Page replacement completes separation between logical memory and physical memory

 large virtual memory can be provided on a smaller physical memory

# Need For Page Replacement



M

# Page Replacement



#### FIFO Page Replacement



#### FIFO Illustrating Belady's Anomaly



### Optimal Page Replacement





page frames

# Use Of A Stack to Record The Most Recent Page References

