# National University of Ho Chi Minh City POLYTECHNIC UNIVERSITY SCIENCE - COMPUTER ENGINEERING



### DESIGN THEORY WITH VERILOG HDL

Topic 5

### Door lock

Instructor: Mr. Ngo Duc Minh

Student: Le Khac Minh Dang - MSSV: 1810109 Huynh Phuc Khanh - MSSV: 1810226 Nguyen Tran Quang Minh - MSSV: 1811083

City. HO CHI MINH CITY, DECEMBER 2019



Ho Chi Minh City University of Technology

Faculty of Computer Science and Engineering

#### Table of contents

| 1 Introduction 1.1 Topic 5: |                                    |  |  |                                       |     |
|-----------------------------|------------------------------------|--|--|---------------------------------------|-----|
|                             | Door lock                          |  |  |                                       | 2   |
|                             | 1.2 Tools used                     |  |  | · · · · · · · · · · · · · · · · · · · | 2   |
| 2 Desig                     | gn and Reality                     |  |  |                                       | 4   |
| :                           | 2.1 Modules                        |  |  |                                       | 4   |
| :                           | 2.2 Component tree model           |  |  |                                       | 4   |
| :                           | 2.3 Connection block diagram.      |  |  |                                       | 5   |
| 2                           | 2.4 State machine .                |  |  |                                       | 5   |
| 3 Simul                     | lation and testing 3.1 Emulation . |  |  |                                       | 6   |
|                             |                                    |  |  |                                       | . 6 |
| ;                           | 3.2 Test results on board          |  |  |                                       | 9   |
| 4 Conc                      | lusion                             |  |  |                                       | 12  |



### 1 Introduction

#### 1.1 Topic 5: Door lock

The topic selected to be implemented in this report is topic 5: Door lock. In general, the requirements of the project are as follows: Realizing a door lock circuit using a state machine has the following functions:

- The password is a three-digit hexadecimal number from 0 to F.
- Digits are entered through the SWs.
- Only one digit is entered at a time, KEY1 is used to confirm the input one digit. The entered digit must appear on the 7-segment LED.
- The circuit operates in two modes: Set and Verify. In Set mode, the user will set the
  password. In Verify mode, the user enters the password and the system checks it. The
  two modes can be switched through the KEY2.
- In Verify mode: If the entered password is correct, the green LED will blink at 5 Hz. If the
  password is wrong, the red LED will blink at 1 Hz. Then the user has 2 more attempts. If
  in these 2 times, the user enters the correct password, the number of attempts will return
  to the original.

Otherwise, the system will be locked and can only work again if the user presses the reset button (KEY3).

### 1.2 Tools used

Verilog language HDL Verilog

is a hardware description language (Hardware Description Language) used in the design of digital systems, integrated circuits: such as RAM, microprocessors, etc. . . [6]

Verilog was first introduced in 1984 by the company Gateway Design Auto matic. Verilog is not standardized and is edited in most versions



later versions from 1984 to 1990. In 1995 Verilog was officially standardized by the IEEE (Institute of Electrical and Electronics Engineers).

Verilog is a language quite similar to C programming language. However, it still has superior advantages over C, especially for hardware design such as Verilog can execute instructions sequentially or in parallel. song.

Hardware: Board DE2i-150 In the project, the team used Altera's DE2i-150 Board. The board is composed of [2]:

- CPU: Intel R AtomTM Dual Core Processor N2600 (1M Cache, 1.6GHz).
- Altera Cylone IV 4CX150.
- Two sticks of 2MB SSRAM and two sticks of 64MB SDRAM.
- Four buttons (KEY0-KEY3).
- 18 Switches.
- 18 red LEDs and 9 green LEDs.
- The 7 segment LEDs.
- A 50MHz counter for clock calculation.
- Other ingredients.

Software: Quartus, ModelSim and draw.io Quartus is a software tool developed by Altera that provides an environment for SOPC (System On A Programmable Chip) designs. This is a fully integrated software for logic design with Altera's PLD (Programmable Logic Device) components, including APEX, CyClone, FLEX, MAX, Stratix, . . . [3]



ModelSim is a very powerful and efficient simulation and debugging program for ASIC and FPGA designs. ModelSim provides people with Waveform of FPGA circuits designed on Quartus. From there, it helps the designer to control the output value and detect the errors of the circuit [4].

draw.io is a website that supports a simple, compact, lightweight and free drawing tool for drawing models and charts [5].

### 2 Design and Reality

#### 2.1 Modules

Door lock design includes 8 modules:

- posedge\_detector() is used to detect rising edges for KEYs.
- led7\_decoder() is used to decode the hexadecimal signal to the 7-segment LED.
- pass\_decoder() is used to display 3-digit password in 7-segment LED.
- LED\_blinker() is used to blink the LED according to the frequency provided via pa rameter.
- state\_decoder() is used to display the current status of 7-segment LEDs (including S, V, and F states).
- password\_getter\_sync() is a synchronous circuit, used to receive input digit-by-digit from the user via SWs and KEYs.
- door\_lock\_FSM() is a synchronous Mealy state machine that handles all the whole logic of the design.
- door\_lock\_top() is the top module used to connect small modules together.

### 2.2 Tree of components model

The design elements can be redrawn as a tree diagram as follows:



Figure 1: Door lock hierarchy

### 2.3 Block diagram of connections

The door\_lock\_top() module has a block diagram of connections as follows:



Figure 2: Block diagram of door\_lock\_top() and inputs from DE2i-150 . circuit

#### 2.4 State machine

The state machine used in this design is a synchronous Mealy state machine. The state machine operates according to the flow graph as follows:



Hình 3: FSM flow graph

### 3 Simulation and testing

#### 3.1 Emulation

The software used to test the modules is ModelSim. For each module the testcases are as follows (there are 7 modules tested):

- led7\_decoder(): first, signal enable = 0, then enable = 1 and all 4-bit numeric values from 0 to F are tested.
- pass\_decoder(): first, signal enable = 0, then enable = 1 and 16 values
   Random value of the password to be tested.
- LED\_blinker(): with frequency 5Hz, first, enable signal = 0, then signal enable is held to 1 for a period of time.
- state\_decoder(): all 6 states of the state machine are tested.



- password\_getter\_sync(): first, the circuit is reset, then 5 random digits are passed in.
- door\_lock\_FSM(): state machine is tested as follows: reset -> INITIAL state -> VERIFY
  state with correct password -> VER IFY state with wrong password 3 times -> FREEZE
  state -> reset -> SET status -> VERIFY status with new password.
- door\_lock\_top(): test similar to state machine.

The results when running the testbenches are as follows:



Figure 4: Test result of led7\_decoder() module



Figure 5: Test results of the pass\_decoder() module



Figure 6: Test results of LED\_blinker() module



Figure 7: Test results of the state\_decoder() module



Figure 8: Test result of password\_getter() module



Figure 9: Test results of the door\_lock\_FSM() module



Figure 10: Test result of module door\_lock\_top()

### 3.2 Onboard test results

Here are some test results on the DE2i-150 board:



Figure 11: Circuit in SET state, all output = 0 after reset





Figure 12: The circuit is in the VERIFY state, the password has just been set to 123



Figure 13: The circuit is in VERIFY state, 366 is the wrong password, so LEDR is on





Figure 14: Circuit in VERIFY state, SW[4] = 0, turn off enable signal of pass\_decoder() so password is not displayed



Figure 15: The circuit is in the FREEZE state after entering the wrong password 3 times





Figure 16: The circuit is in VERIFY state, 666 is the correct password, so LEDG is on

In addition, the circuit operation can also be viewed through the following video: https://youtu.be/6LMBHBavZH4

### 4 Conclusion

To summarize, this Door lock design has the following functions:

- Reset button KEY[3] is used to return the circuit to the initial password set state.
- The confirm\_getter KEY[0] button together with the four SW[3:0] keys are used to enter a single digit in the password.
- The confirm\_FSM KEY[1] button is used to enter the password into the processing state machine.
- Switch button KEY[2] is used to switch between the two states SET and VERIFY.
- When in the set state, if there is a confirm\_FSM signal, the new password will be given save and the status will change to VERIFY.



- In the VERIFY state, if there is a confirm\_FSM signal, the password will be checked. If true, LEDG will blink at 5Hz, if false, LEDR will blink at 1Hz. If wrong up to 3 times, the circuit will go to the FREEZE state.
- In the FREEZE state, the machine is completely inactive.
- There is also a SW[4] key to choose whether to display the 7-segment LED output password or not.
- The parameters displayed on the 7-segment LED are: current status, number of attempts remaining again, current value on SW[3:0], current password.

#### Design advantages:

- Using the Mealy state machine saves the number of states.
- Receiving input digit by digit reduces the amount of SW needed.
- SW[4] can choose whether to display the output password or not.
- Display current status to 7-segment LED to help d6e4 easily know the operation circuit motion.

#### Disadvantages of the design:

- The Mealy state machine is synchronous, so the output will be delayed by 1 clock cycle.
- Buttons can be noisy when pressed indiscriminately.

### **Document**

- [1] M. Morris Mano, Michael D. Ciletti, Digital System with an Introduction to the Verilog HDL, VHDL, and SystemVerilog, Pearson Education, Inc, 2017.
- [2] https://www.intel.com/content/www/us/en/programmable/solutions/partners/partner profile/terasic-inc-/board/de2i-150-fpga-development-kit.html



- [3] https://www.element14.com/community/docs/DOC-40098/l/altera introduction-to-the-quartus-ii-software
- [4] https://www.mentor.com/products/fpga/model/
- [5] https://snvn.net/4rum/viewtopic.php?t=80
- [6] Slide lecture on Logical Design with verilog HDL by Mr. Pham Quoc Cuong, Edited by Master Kieu Do Nguyen Binh.

Last visit of websites: 7/12/2019.



### Work assignment:

| a Khaa Minh Dana                                                            | Design, main code, write reports part 2, 3,          |  |
|-----------------------------------------------------------------------------|------------------------------------------------------|--|
| Le Khac Minh Dang                                                           | synthesis report                                     |  |
| Nguyen Tran Quang Minh Support code, write testbenches, write report part 1 |                                                      |  |
| Huynh Phuc Khanh                                                            | Support code, write testbenches, write report part 4 |  |