

# TABLE OF CONTENT

| Introduction                                   | 3       |
|------------------------------------------------|---------|
| Part 1: (7,4) Hamming Code Generator           | 4 - 7   |
| Design Purpose and Engineering Data            | 4       |
| Step 1: Parity Function                        | 5       |
| Step 2: Even Parity Bit of 3-bit Input Data    | 5       |
| Step 3: Final (7,4) Hamming Code Generator     | 6       |
| Result Discussion                              | 7       |
| Part 2: 8 – Pseudorandom Number Generator —    | 8-9     |
| Design Purpose and Engineering Data            | 8       |
| LFSR Design Review                             | 8       |
| LFSR Design                                    | 9       |
| Result Discussion                              | 9       |
| Part 3: Algorithmic State Machine (ASM) Charts | 10 - 11 |
| Design Purpose and Engineering Data            | 10      |
| ASM Design                                     | 10      |
| Result Discussion                              | 11      |
| Part 4: Stopwatch Design                       | 12 - 17 |
| Design Purpose and Engineering Data            | 12      |
| Step 1: clkdiv block                           | 13      |
| Step 2: fsm block                              | 13      |
| Step 3: watch block                            | 15      |
| Step 4: Final stopwatch block                  | 16      |
| Result Discussion                              | 17      |
| Conclusion —                                   | 18      |

## **INTRODUCTION**

This laboratory is an introduction on VHDL design using Vivado. This laboratory is divided into 4 parts. For the first part of this laboratory, I will be designing a (7,4) Hamming Code generator discussing error detection and parity in which by definition is a linear error-correcting code. For the second part of the laboratory, I will be designing a Pseudorandom Number Generator with the use of Linear Feedback Shift Register (LFSR). For the next part, I will be designing an Algorithmic State Machine (ASM) chart. I will be applying the knowledge learnt with the concept of finite state machine from the previous lecture and additional information such as state blocks, conditional blocks, and decision blocks. For the final part, I will be designing a stopwatch using a hierarchical approach design with the use of clock division, finite state machine, and the watch concept.

## PART 1: (7,4) HAMMING CODE GENERATOR

## Design Purpose and Engineering Data

This part of the laboratory introduced to student about the concept of error detection and parity. This topic, (7,4) Hamming Code, is a linear error-correcting code that encodes four bits of data into seven bits by adding three even parity bits. The key is to use of extra parity bits to allow the correction of a single bit error. Below is the Venn Diagram for the Hamming Code.



Figure 1. (7,4) Hamming Code Diagram

From the figure above, I identified the designated even parity bit (P1, P2, and P4) of binary data (D7, D6, D5, D3). To tell which are designated to is depending on the even parity such as P4 with the input data of D5, D7, and D6 that were enclosed in one circle. Understanding the concept led me to know the interface of the design which is shown below.

Table 1. (7,4) Hamming Code interface signals

| Port Names | Port Direction | Port Size           |
|------------|----------------|---------------------|
| D7         | Input          | 1 bit               |
| D6         | Input          | 1 bit               |
| D5         | Input          | 1 bit               |
| D3         | Input          | 1 bit               |
| DOUT       | Output         | 7 bits (7 downto 1) |

#### Step 1: Parity Function

The first step is to know the concept of even parity bit that will be used to ensure the total number of bits (including parity bits) in the message is even for error detection. Using the provided package from the laboratory manual, I followed the code and add to a new file named MY PACK.vhd.

```
1 🖯 -- Vigomar Kim Algador
     -- CpE166 Section 03
     -- Laboratory 03 Part 01
     -- Parity Function
 5 -- MY PACK. vhd
     library ieee;
     use ieee.std_logic_ll64.all;
10 package MY_PACK is
         function PARITY (D : std_logic_vector) -- declaration of function
11
12
         return std_logic;
13 end MY_PACK;
14
15
    package body MY PACK is
         function PARITY (D : std_logic_vector) -- implementation of function inside the package body
16
17
         return std logic is
         variable TMP : std_logic;
18
19
         begin
            TMP := D(0);
20
21
            for J in 1 to D'high loop
                TMP := TMP xor D(J);
22
23
            end loop; -- works for any size of D
24
             return TMP:
        end PARITY; -- even parity
25
26 end MY_PACK;
```

Figure 2. MY\_PACK VHDL Code

#### Step 2: Even Parity Bit of 3-bit Input Data

In the next step, I need to create a file named PAR.vhd using the source code provided in the laboratory manual. This part shows the directly call of the PARITY function to obtain the even parity bit value of the three-bit input data. After using the provided source code, I was able to write the testbench and able to generate the waveform result for it shown below.



Figure 3. PAR VHDL (top left), PAR testbench (top right), and simulation (bottom)

## Step 3: (7,4) Hamming Code

Finally, I will now write the hamming source code for this part of the laboratory connecting with the two other files MY\_PACK and PAR in VHDL. Below is the VHDL code as well as the testbench and the final simulation result.



Figure 4. HAMMING VHDL (top left), testbench (top right), and simulation (bottom)

#### Result Discussion

For this part of this laboratory, I was able to design the (7,4) Hamming Code. From the figure 4 simulation, we can see the result of our Hamming Code VHDL with different inputs of D7, D6, D5, and D3. Analyzing the result simulation, we can check one of the inputs. When D5 and D3 is '1' which the input will be "0011", we can see that DOUT is "0011110" as P4 become '1' with the D5 only '1' while D7 and D6 are '0' to make it even and P2 become '1' with D3 only '1' while D7 and D6 are also '0'. P1 remains '0' as D5 and D3 are '1' which makes it even. In this case, we prove not just by conceptual calculation to the resulting simulation.

## PART 2: PSEUDORANDOM NUMBER GENERATOR

## Design Purpose and Engineering Data

For this part of the laboratory, I will be using the concept of linear feedback shift register (LFSR) for the pseudorandom number generator project. LFSR is a shift register whose input bit is the output of a linear logic function of two or more of its previous states. In this part, I will be designing 5-stage LFSR circuit which is shown below.



Figure 5. 5-stage LFSR diagram

### LFSR Design Review

Before I started with the actual designing of 5-stage LFSR, I review the LFSR diagram that have learnt in the class with the 4-stage LFSR circuit which is shown below.



Figure 6. 4-stage LFSR diagram

Additionally, I was able to copy the given VHDL and testbench from the laboratory manual to analyze the simulation result shown below.



Figure 7. Simulation Result for a 4-stage LFSR circuit

### LFSR Design

After reviewing the 4-stage LFSR diagram and VHDL, I was able to design similarly with 5-stage LFSR circuit. With some few changes, I was able to design and generate the 5-stage LFSR shown below.



Figure 8. LFSR VHDL (top left), testbench (top right), and simulation (bottom)

#### Result Discussion

For this part of the laboratory, I was able to learn and analyze the concept of LFSR and the use of it for pseudorandom number generator. The 4-stage LFSR helps me to design the 5-stage LFSR and understand behind the concept. Additionally, the diagram is really helpful to where put the exclusive or. I was also able to verify the value of Q repeats every 31 clock cycles which is shown below.



Figure 9. LFSR simulation at location where Q started over again

## PART 3: ALGORITHMIC STATE MACHINE (ASM) CHARTS

## Design Purpose and Engineering Data

For this part of the laboratory, I will be learning and implementing algorithmic state machine chart (ASM) with the given diagram below.



Figure 10. ASM Chart

Learning from the lecture class, I was able to review the definition in each box such as state, decision, and conditional.

#### **ASM** Design

After analyzing the chart, I was able to design the VHDL as well as testbench shown below.

```
-- Vigomar Rim Algador
-- CpE166 Section 03
-- Laboratory 03 Part 03
-- ASN Chart
                                                                                                  process(cs. x)
                                                                                                   begin
                                                                                                  case (cs) is
                                                                                                         when S0 => if (x='1') then
ns <= S1;
Library ieee;
Use ieee.std_logic_1164.all;
                                                                                                                else
ns <= S0;
                                                                                       41
entity chart is
port { reset, clk, x: in std_logic;
    y, x: out std_logic_vector(1 downto 0);
    ckcs, ckns: out std_logic_vector(1 downto 0));
end chart;
                                                                                                                 end if;
                                                                                                        when S1 \Rightarrow if (x='1') then
                                                                                                                ns <= S1;
else
                                                                                                                 ns <= S2;
end if;
architecture beh of chart is

constant 50: std logic vector(1 downto 0) := "00";

constant 51: std logic vector(1 downto 0) := "01";

constant 51: std logic vector(1 downto 0) := "10";

constant 53: std logic vector(1 downto 0) := "11";

signal cs, ns: std logic vector(1 downto 0);

bedin
                                                                                                         when S2 => if (x= '1') then
ns <= S1;
                                                                                                                else
ns <= S3;
                                                                                                                 end if;
                                                                                                          when S3 => ns <= S0;
                                                                                                          when others=> ns <= S0;
end process;
                                                                                                 y(0) <= '1' when ((cs=S2) or (cs=S3)) else '0';
                                                                                                 y(1) <= '1' when (cs=S1) else '0';

z(0) <= '1' when ((cs=S1) and (x= '1')) else '0';
                                                                                                  z(1) \leftarrow '1' when ((cs=S2) and (x='1')) else '0';
end process;
```

Figure 11. ASM VHDL

```
1 🖨 -- Vigomar Kim Algador
      -- CpE166 Section 03
                                                                              DUT: chart port map(reset, clk, x, y(1 downto 0), z(1 downto 0), ckcs, ckns);
 3 -- Laboratory 03 Part 03
      -- ASM Chart testbench
                                                                              process
       -- testbech.vhd
                                                                              begin
                                                                               clk <= '0';
      library IEEE;
use IEEE.std_logic_1164.all;
                                                                              Wait for 5 ns:
                                                                              Wait for 5 ns:
      entity testbench is
11
      end testbench;
                                                                        34
                                                                             x \leftarrow '1', '0' after 10 ns, '1' after 40 ns, '0' after 60 ns, '1' after 80ns, '0' after 120 ns, '1' after 160 ns, '0' after 200 ns, '1' after 300 ns, '0' after 350 ns;
13
      architecture tb of testbench is
14
      component chart
      port ( reset, clk, x: in std_logic;
      y, z: out std logic_vector(1 downto 0); ckcs, ckns: out std_logic_vector(1 downto 0));
16
                                                                        39
                                                                              begin
                                                                              reset <= '1';
18
                                                                              Wait for 2 ns;
reset <= '0';
      end component;
      signal reset, clk, x: std_logic;
                                                                               Wait for 400 ns;
      signal y, 2: std logic vector (1 downto 0);
signal ckcs, ckms: std_logic vector (1 downto 0);
21
                                                                        44 :
                                                                              Wait:
                                                                              end tb;
```

Figure 12. ASM testbench



Figure 13. ASM simulation

#### Result Discussion

In this part of the laboratory, I was able to design the ASM chart. The overall concept wasn't difficult as it already discussed the finite state machine in Verilog which is similar to VHDL with some few modifications in the code. However, understanding the simulation is a little bit hard for me to analyze and keep track of.

## **PART 4: Stopwatch Design**

## Design Purpose and Engineering Data

For this part of the laboratory, I will be designing a stopwatch in VHDL by using the hierarchical design approach shown below.



Figure 14. Stopwatch Block Diagram

From the diagram above, I was able to check the I/O ports used in this design which the inputs are start, stop, clk, and reset with the port size of 1 bit and the outputs are y2, y1, and y0 with 4-bit port size.

Before starting this project, there are few features designing the stopwatch that I need to consider.

- 1. The frequency of the input "clk" signal is 4 Hz.
- 2. At any time, if the "reset" input is logic high, the output of the stopwatch will be zero.
- 3. When the "start" input is logic high, the stopwatch will start counting.
- 4. When the "stop" input is logic high, the stopwatch will stop, but the output will main the value. After that, when the "start" is logic high again, the stopwatch will resume counting.
- 5. The output y2 y1 y0 is a 3-digit binary number, and each digit ranges from 0 to 9. This means that after 999 seconds, the stopwatch will return to 0 and then increase its value every second.

First, I was able to design the clkdiv in which the input clkin signal is 4 Hz and generates the 1 Hz output clkout. Below is the VHDL as well as testbench and simulation for clock division.





Figure 15. clkdiv VHDL (top left), testbench (top right), and simulation (below)

### Step 2: fsm block

For this block, I need to understand idle state shown below.



Figure 16. IDLE state of the fsm block

Setting the reset signal high will enter the first idle state which means the current watch is not counting and displays 0, which we called it "en". If the "stop" button is pressed, the next state will still be idle state and if the "start" button is pressed, the finite state machine needs to enter another state. Below is the full VHDL, testbench, and simulation.





Figure 17. fsm VHDL (top left), testbench (top right), and simulation (below)

This block will be like the main timer which we have three inputs: reset, en, and 1Hz clk; and three 4-bit outputs: y2, y1, and y0. Important features for this is that when "reset" is logic high, the watch will output 0 and only when "en" is logic high will increase its value every 1 second. Each of the output signals ranges from "0000" to "1001" meaning the timer goes from 0 to 9. Below is the full VHDL, testbench, and simulation.





Figure 18. watch VHDL (top left), testbench (top right), and simulation (below)

For the final step, I will need to combine all the blocks designed earlier from steps 1 to 3. The full VHDL, testbench, and simulation shown below.





Figure 19. stopwatch VHDL (top left), testbench (top right), and simulation (below)

From the simulation above, we can see that the stop is logic high which the output still the same with y1 still 5. On the other hand, I was able to verify that the timer will starts again at 0 when the output reaches 999 seconds which is shown below.



Figure 20. stopwatch when y0, y1, and y2 reaches 9.

## Result Discussion

In this part of the laboratory, I was able to successfully design the stopwatch. Understanding the concept is fine but doing it from scratch is difficult. I have encountered many issues in this part especially the steps 3 and 4. The parts that were hard are the features needed like when the stop is pressed, the timer needs to stop and remains the same and then pressing start should continue. Another one is where the timer should start again at 0 when the output reaches 999 secs.

## CONCLUSION

The whole laboratory discusses the basic concept of VHDL design and testbench, and different topics discussed in the lecture. From the previous laboratory, we use Verilog which is similar and few modifications for designing VHDL in different topics. This laboratory helps me to understand more about (7,4) Hamming Code generator, LFSR, ASM, and stopwatch. For the (7,4) Hamming Code Generator, I was able to understand the concept by hand but using the functions for MY\_PACK and PARITY seems a little bit confusing for me instead of just designing one VHDL file with the use of XOR for each input. For the second part, I was able to design a Pseudorandom Number Generator and understand the concept behind it. I was also able to verify that it repeats every 31 clock cycles. The third part of this laboratory is easy for me as I already learned the concept of FSM and apply to Algorithmic State Machine with new information from the lecture class. For the final part, I was able to successfully design a stopwatch using clock division, FSM, and watch concept. I think this is the most difficult part as I encountered a lot of problems and demonstrate few times to check if the output is correct. Overall, I was able to learn and understand the concept of each topic and the use of VHDL.