GEMM3: Constant-workspace high-performance multiplication of three matrices for matrix chaining

Krzysztof A. Drewniak

March 23, 2018

#### Abstract

The generalized matrix chain problem considers how to efficiently compute a series of matrix multiplications where some of the operands may be inverted, transposed, or have mathematical properties that can be used to increase performance. We introduce a primitive, GEMM3, which multiplies three general matrices, to aid in solving this problem. By taking advantage of the structure of modern matrix-matrix multiplication algorithms, we derive an algorithm for GEMM3 which can multiply three matrices using only a constant amount of additional memory. Current approaches to such multiplications require a temporary buffer than can be arbitrarily large. We present experimental results which show that our algorithm retains performance comprable to that of current methods.

## 1 Introduction

The matrix chain problem asks how to efficiently parenthesize a matrix product  $A_1A_2\cdots A_n$ .  $O(n\log n)$  algorithms for solving this problem are known [8], as are simpler  $O(n^3)$  dynamic-programming solutions [3]. These algorithms all assume that the only operation available is the multiplication of two matrices.

In practice, a more general version of this problem appears, where matrices can be transposed and/or inverted, or have properties such as being upper triangular [3]. For example, an algorithm to compute the ensemble Kalman filter [11] (which computes parameters for physical systems from noisy data) requires the computation of the expression  $X_i^b S_i(Y_i^b)^T R_i^{-1}$ , which features one transposition and one inverse. Other examples of the generalized matrix chain problem include the expression  $L^{-1}AL^{-H}$  (where L is lower triangular and A is symmetric), which is knows as the two-sided triangular linear solve [10] and  $\tau_u \tau_v v v^T A u u^T$  (where the  $\tau_i$  are scalars and v and u are vectors), which appears in an algorithm for reducing a matrix to tridiagonal form [4].

The BLAS [5] and LAPACK [1] libraries provide many high-performance functions that can assist in the computation of such matrix chains, such as specialized functions for the multiplication of triangular matrices (TRMM()). However, manually determining how to use these functions and coding in term of them requires expert knowledge. Existing high-level systems, such at Matlab and Julia, which are commonly used by non-experts, generally compute generalized matrix chains in a naive way, such as proceeding from left to right, which is often ineffecient. Systems such as Linnea [2] have emerged recently that attack the generalized matrix chain problem and automatically generate a high-performance program for a given expression in term of high-performance operations such as matrix-matrix multiply.

Returning to the example matrix chains above, we can observe that they often contain the multiplication of three matrices as a subproblem, often after some preprocessing such as an inversion or an outer product. The general form of such a problem is  $G := \alpha DEF + \beta G$  (with some of the operands optionally transposed), which we will summarize as G += DEF and denote GEMM3, by analogy with the notation for general matrix-matrix multiply (GEMM) in the BLAS library. The letters D, E, F, and G were chosen to avoid confusion with discussions of GEMM, which has the form C += AB. The only approach available for this subproblem with current methods is to paranthesize the expression DEF and perform a pair of matrix multiplications, storing a result in a temporary matrix T. This method has two

drawbacks. The first is that T is often rather large (and could be larger than all the input matrices) and requires significant amounts of storage space. In addition, if T is sufficiently large, creating and using it incurs a non-negligible overhead due to the large number of slow main-memory operations required.

To combat these issues, we have developed an algorithm for GEMM3 which does not require an entire intermediate product to be computed and stored at one time. Our algorithm takes advantage of the blocking performed by modern GEMM implementations to only store a cache-sized block of EF at any given time. By doing so, we perform the multiplication in O(1) additional space and maintain performance comparable with a pair of GEMM calls. Our algorithm can therefore be used as a primitive in generalized matrix chain solvers (or hand-written matrix code) to reduce memory usage, decrease the complexity of the solution, and potentially provide a slight performance increase.

# 2 Background

### 2.1 High-performance GEMM

Before discussing our approach to GEMM3, it is important to review the implementation of high-performance GEMM. High-performance GEMM algorithms operate by repeatedly reducing the multiplication to a series of multiplications of regions of the inputs. These regions are sized to allow an operand to one of these subproblems to utilize a level of the CPU's cache effectively and prevent it from being evicted during further subdivision. Multiple levels of such subdivision are required to effectively utilize all levels of the cache. These steps are necessary because of the memory hierarchy of modern CPUs, where there are multiple (currently three) levels of cache, which increase in size but decrease in speed, between registers and main memory. Subdividing the matrices in a matrix multiplication along some dimension and then computing each resulting subproblem is known as partitioning along that dimension.

The process of subdividing the operands to GEMM is intended to produce regions with particular shapes that allow (or will eventually allow) for performant computations. If we consider a  $m' \times n'$  subregion M' of a matrix M, we will say that M' is a block of M if m' and n' are approximately equal. If m' is much smaller than n', then M' is a row panel, while  $n' \ll m'$  makes M' a column panel of M.

There are two specialized primitives that appear in high-performance GEMM: the *micro-kernel* and *macrokernel*. The microkernel is a highly-tuned, hand-written function (almost always implemented in assembly) that multiplies an  $m_R \times k$  row panel of A by an  $k \times n_R$  column panel of B to update an  $m_R \times n_R$  block of C, which is updated in registers and written to memory. An illustration of the microkernel is located in Algorithm 1. (In this illustration, as with all others in this work, constants that appear twice indicate the dimension along which each loop proceeds, along with the stride.) The parameters  $m_R$  and  $n_R$  are based on the microarchitecture of the CPU, which can be derived analytically [9] or by autotuning [13].

In order for the microkernel to operate efficiently, the data within the panels must be arranged so that it is read in a linear fashion, which is the pattern of reads best suited to the CPU's memory prefetcher. This is achieved by storing each panel of A passed to the microkernel in column-major form with columns of height  $m_R$  and keeping each panel of B row-major with row width  $n_R$ . This packed storage format in also illustrated in Algorithm 1.

More importantly, to allow the microkernel to stream the data it operates on efficiently, the panels it multiplies must be stored in cache beforehand. Since caches are fixed-size, we can only store a fixed number of such panels at any given time. Specifically, we can only store an  $m_C \times k_C$  subregion of A and a  $k_C \times n_C$  subregion of B. The process of rearranging these regions into the format needed by the microkernel is known as packing.

We will use  $\widetilde{A}$  and  $\widetilde{B}$  to denote the packed regions of A and B, respectively, and C' to denote the corresponding block of C. The loops that perform C' +=  $\widetilde{A}\widetilde{B}$  form the





$$\begin{aligned} & \textbf{procedure} \ \text{MACROKERNEL}(\widetilde{A}, \widetilde{B}, C') \\ & \textbf{for} \ j \leftarrow 0, n_R, \dots \ \textbf{to} \ n_C \ \textbf{do} \\ & \textbf{for} \ i \leftarrow 0, m_R, \dots \ \textbf{to} \ m_C \ \textbf{do} \\ & \text{using the microkernel} \\ & C'[i:i+m_R, j:j+n_R] \ += \widetilde{A}[i:i+m_R, :] \cdot \widetilde{B}[:, j:j+n_R] \end{aligned}$$

macrokernel, which is depicted as Algorithm 1. (In all the algorithms presented in this work, we will use Python-style notation for indexing, that is, matrices are 0-indexed and M[a:b,c:d] selects rows [a,b) and columns [c,d), with omitted operands spanning to the beginning/end of the dimension.)

The parameters  $m_C$ ,  $k_C$ , and  $n_C$  are chosen to ensure all levels of cache are used efficiently. The process of choosing these parameters, described in Section 2.2, leaves  $m_C$  close in size to  $k_C$  and keeps  $n_C$  much larger then both of these. This means that  $\widetilde{A}$  corresponds to a block of A, while  $\widetilde{B}$  is a rearranged row panel of B.

Many high-performance GEMM implementations in use today are based on Goto's algorithm [6]. One such implementation, which we have based our work on, is BLIS [14]. The BLIS algorithm, which is a refactoring of Goto's algorithm, is presented as Algorithm 2. It brings the row panel of B into the L3 cache (later moving its constituent column panels into L1), while storing a block of A in L2.

### 2.2 Parameter selection for the BLIS algorithm

The parameters  $m_R$ ,  $n_R$ ,  $k_C$ ,  $m_C$ , and  $n_C$  that appear in the BLIS algorithm are computed using an analytical model from [9]. We will summarize the process of deriving some of these parameters here. The values of  $m_R$  and  $n_R$  determine the structure of the microkernel, and are derived from the width of vector registers on a given CPU along with the latency and throughput of fused-multiply-add (FMA) instructions. Since we are reusing existing optimized microkernels, we will not detail the process of selecting these parameters except to note that  $m_R$  and  $n_R$  can be swapped during the cache-parameters selection process without sacrificing performance.

The process of selecting the remaining parameters assumes that, for each cache level i, the  $L_i$  cache has is a  $W_{Li}$ -way set-associative cache with  $N_{Li}$  sets and  $C_{Li}$  bytes per cache line. All the caches are also assumed to have a least-recently-used replacement policy.  $S_{elem}$  represents the size of a single element of the matrix for generality.

#### Algorithm 2 The BLIS algorithm



```
procedure BLIS_GEMM(A, B, C)

for j \leftarrow 0, n_C, \dots to n do

for p \leftarrow 0, k_C, \dots to k do

pack B[p: p + k_C, j: j + n_C] \rightarrow \widetilde{B}

for i \leftarrow 0, m_C, \dots to m do

pack A[m: m + m_C, p: p + k_C] \rightarrow \widetilde{A}

MACROKERNEL(\widetilde{A}, \widetilde{B}, C[i: i + m_C, j: j + n_C])
```

The first parameter we can derive is  $k_C$ , as it appears deepest in the loop structure of the algorithm. We know that we will load a different  $n_R \times k_C$  panel of  $\widetilde{B}$  from L1 during each call to the microkernel. We also know that the microkernel's reads from an  $m_R \times k_C$  panel of  $\widetilde{A}$  will cause it to be resident in the L1 cache. Finally, some values from C' will also enter the cache, and must not evict the panels.

To prevent the panels of  $\widetilde{A}$  and  $\widetilde{B}$  from evicting each other from the L1 cache, we want them to reside in different ways within each cache set. To achieve this, the panels of  $\widetilde{A}$  and  $\widetilde{B}$  must both have sizes that are integer multiples of  $N_{L1}C_{L1}$ . This restriction, along with the size of the data in each panel, tells us that

$$m_R k_C S_{elem} = C_A N_{L1} C_{L1}$$

for some integer  $C_A$ , and that the same relationship holds for  $n_R$  and B.

Given the three sources of data in the L1 cache, it must be the case that  $C_A + C_B + 1 \le W_{L1}$  (the 1 is for elements of C'), and that we want to maximize  $C_B$  given this constraint. Therefore, we have

$$C_B = \left\lceil \frac{n_R k_C S_{elem}}{N_{L1} C_{L1}} \right\rceil = \left\lceil \frac{n_R}{m_R} C_A \right\rceil$$

Manipulating the inequality further shows us that

$$C_A \le \left| \frac{W_{L1} - 1}{1 + \frac{n_R}{m_R}} \right|$$

Choosing the largest possible value of  $C_A$  that leaves  $k_C$  an integer will maximize  $k_C$ , improving performance by increasing the amount of time spent in the microkernel. It is as this point where  $m_R$  and  $n_R$  may need to be swapped.

Now that we have  $k_C$ , we can compute  $m_C$  and  $n_C$ . For  $m_C$ , we know that we need to reserve one way in the L2 cache for elements of C', and  $\lceil (n_R k_C S_{elem})/(N_{L2} C_{L2}) \rceil = C_{B2}$ 

ways for the panel of B in the L1 cache. This allows us to bound  $m_C$  by

$$m_C \le \left\lfloor \frac{(W_{L2} - C_{B2} - 1)N_{L2}C_{L2}}{k_C S_{elem}} \right\rfloor$$

and then select  $m_C$  as large as possible, keeping in mind that it must be divisible by  $m_R$  for high performance.

Since the L3 cache is, in practice, very large and somewhat slow,  $n_C$  is computed by finding the largest value such that  $n_C k_C$  is less that the size of the L3 cache, excluding an L1 cache's worth of space to allow elements of C' or  $\widetilde{A}$  to pass through.

### 2.3 Data reuse in matrix multiplication

Examining the loops in the BLIS algorithm, as was done in [9], shows that each loop causes some data from the computation to be reused, that is, read or written it its entirety during each iteration of the loop. For example, the micro-kernel reuses the small block of C' that is stored in registers while looping over the panels.

Even though reuse occurs at each level of the algorithm, we will focus on the reuse of the packed buffers, as this is a key consideration for maintaining the performance of the algorithm [7]. Packing into  $\widetilde{B}$  and  $\widetilde{A}$  introduces overhead, which is time that is not usable for computation. Therefore, reusing the packed buffers many times will lower the relative proportion of time spent on packing, thus increasing performance.

To improve reuse of  $\widetilde{B}$ , we need the first loop around the macrokernel, which packs into  $\widetilde{A}$ , to run many times, since each of those iterations covers computations that read the entirety of  $\widetilde{B}$ . That is, we need m to be large, as small values of m will hurt performance by reducing the time between successive  $\widetilde{B}$  packing operations. Similarly, large values of n allow the second loop around the microkernel to execute many times, thus improving reuse of  $\widetilde{A}$ , which is consumed by the first loop around the microkernel.

The only loops that iterate over k are those that pack  $\widetilde{B}$  (the second loop around the

macrokernel) and the microkernel. The second loop around the macrokernel does not result in the reuse of any data that has been loaded into cache because it is the first loop that performs such loads. The microkernel only reuses data in registers, and so does not reuse cached data. However, if k is much less than  $k_C$ , the microkernel will only iterate a few times, increasing the proportion of time spent on non-computational overhaed. Therefore, the size of k has little impact on the reuse of packed blocks, except when  $k \ll k_C$ .

This reasoning shows that the BLIS algorithm achieves its best performance when m and n are large and k is not extremely small.

# 3 Algorithm

For our discussion of GEMM3, we well be considering the operation G += DEF, where D is  $m \times k$ , E is  $k \times l$  and F is  $l \times n$ .

### 3.1 Deriving gemm3

To derive our algorithm for GEMM3, we considered GEMM(D, EF, G), with the BLIS algorithm, looking for when elements of EF were needed and whether it was possible to only compute parts of that product as necessary. We define the computation of G += D(EF) to be the *outer algorithm*, and the operations needed to compute parts of  $E \cdot F$  when needed to be the *inner algorithm*. Analyzing the outer algorithm showed that the earliest we would need to read from EF was the step where GEMM packs B to  $\widetilde{B}$ , and so the inner algorithm would need to run before this step.

The first step of the GEMM algorithm reduces C += AB (or, in our case, G += D(EF)) to the following subproblems:

$$\left[\begin{array}{c|c|c} C_{,1} & C_{,2} & \cdots & C_{,j} & \cdots & C_{n \mod n_C} \end{array}\right] = A \left[\begin{array}{c|c|c} B_{,1} & B_{,2} & \cdots & B_{,j} & \cdots & B_{n \mod n_C} \end{array}\right]$$

If we substitute in the values we're computing with, we have:

$$\left[\begin{array}{c|c|c}G_{,1} & G_{,2} & \cdots & G_{,j} & \cdots & G_{n \mod n_C}\end{array}\right] = D\left(E\left[\begin{array}{c|c|c}F_{,1} & F_{,2} & \cdots & F_{,j} & \cdots & F_{n \mod n_C}\end{array}\right]\right)$$

Now, for the jth subploblem, the matrices will be partitioned in the k dimension as follows:

$$C_{,j} = \left[ \begin{array}{c|c} A_{,1} & A_{,2} & \cdots & A_{,p} & \cdots & A_{,k \mod k_C} \end{array} \right] egin{bmatrix} B_{1,j} & \vdots & & & \\ \hline B_{p,j} & & & \vdots & & \\ \hline B_{k \mod k_C,j} & & & & \end{bmatrix}$$

For the GEMM3 computation, we have

$$G_{,j} = \left[\begin{array}{c|c} D_{,1} & D_{,2} & \cdots & D_{,p} & \cdots & D_{,k \mod k_C} \end{array}\right] \left(\begin{array}{c} E_{1,} \\ \hline \vdots \\ \hline E_{p,} \\ \hline \vdots \\ \hline E_{k \mod k_C,} \end{array}\right] F_{,j}$$

At this point in the algorithm, the subregion  $B_{p,j}$  is a row panel of B with a fixed size that will be packed into  $\widetilde{B}$ , which resides in L3 cache. We cannot, however, pack from  $(EF)_{p,j}$ , as we have not computed these values. However, if we examine the regions of E and F that correspond to  $B_{p,j}$ , we notice that  $E_p$ , is a  $k_C \times l$  row panel of E and that  $E_p$  is an  $l \times n_C$  block of E (under typical conditions), which is a multiplication that can be performed efficiently.

Since the next step in the BLIS algorithm requires the region  $(EF)_{p,j}$  to be computed, we must either compute this region now or compute  $EF_{,j}$  during the previous loop. Computing during the previous loop would result in an arbitrarily large product, preventing us from

attaining the memory savings we were searching for. However, the product  $E_{p,F,j}$  comprises  $k_{C}n_{C}$  floats, which can be stored in O(1) memory. This shows that the current point in the GEMM algorithm is the only time in which we can compute a subregion of EF while keeping the algorithmic properties we sought.

#### 3.2 The inner algorithm

Now that we have identified the computations that the inner algorithm must perform, we must turn to the problem of deriving it.

The multiplication of a row panel by a block is one that can be carried by the BLIS algorithm without a significant performance loss. Therefore, an initial approach to computing  $(EF)_{p,j} = E_p, F_{,j}$  would be to reuse the BLIS algorithm, nesting it within the outer computation. This nesting would, at first, create a redundant outer loop in the inner algorithm, since n cannot be more than  $n_C$  for the inner problem.

However, even with the outer loop removed, this naive approach caused performance issues. One such issue was that there was no guarantee that the inner algorithm would place its results into cache. Another difficulty came from the fact that we would still need to pack the resulting blocks of EF to create  $\widetilde{EF}$  (which is what  $\widetilde{B}$  is in this computation), incurring a cost in memory operations we hoped to avoid.

Fortunately, these problems are resolvable. The microkernel can be made to write in the packed format, eliminating a large number of memory operations, by informing it that the output matrix is row-major with rows of width  $n_R$ . This allows us to write  $\widetilde{EF}$  directly, eliminating the "pack  $\widetilde{B}$ " step from the outer algorithm. Therefore, we can simply consider the inner algorithm to be performing  $\widetilde{EF} = E_p, F_{,j}$ .

To solve the cache-residency issue, we observe that, if we use an  $n_C$  value that was half of the one used by a two-matrix GEMM in both algorithm, the packed row panel of F and  $\widetilde{EF}$  could reside in the L3 cache simultaneously. This change does not break the assumptions of the BLIS algorithm, as  $n_C/2$  is still much larger than  $k_C$  or  $m_C$  in practice.

Another issue with this approach is that the inner computation is a panel-matrix multiply, that is, the m dimension is small, and  $\tilde{F}$  would see little reuse. This suboptimal shape did have a performance impact, though it turned out to be small in practice.

There was one other adjustment made to the BLIS algorithm's parameters in order to to enable the fusion to remain efficient. In some cases, the BLIS macrokernel's loops have a final iteration that considers fewer than  $m_R$  rows (or  $n_R$  columns) because not all matrices have sizes divisible by  $m_R$  and  $n_R$ . Computation of this fridge iteration has a performance impact, as special processing is required to account for the unusual sizes. In the fused BLIS algorithm, the value of  $k_C$  becomes the m dimension of the problem computed by the inner algorithm. If  $k_C$  is not divisible by  $m_R$ , we must, at the cost of slightly less optimal cache usage, reduce it slightly so that it is a multiple of  $m_R$ , thus ensuring we do not incur performance penalties every time we compute  $\widetilde{EF}$ . However,  $l_C$ , which is the inner algorithm's version of  $k_C$ , can be kept at the BLIS value, as these considerations are not relevant there.

# 3.3 Combined algorithm (and variants)

The algorithm that results from this derivation is Algorithm 3, which is illustrated in Figure 1.

```
Algorithm 3 Algorithm for GEMM3
```

```
\begin{array}{l} \mathbf{procedure} \ \mathsf{GEMM3}(D,E,F,G) \\ \mathbf{for} \ j \leftarrow 0, n_C, \dots \ \mathbf{to} \ n \ \mathbf{do} \\ \mathbf{for} \ p \leftarrow 0, k_C, \dots \ \mathbf{to} \ k \ \mathbf{do} \\ \mathbf{for} \ q \leftarrow 0, l_C, \dots \ \mathbf{to} \ l \ \mathbf{do} \\ pack \ F[q:q+l_C,j:j+n_C] \rightarrow \widetilde{F} \\ \mathbf{for} \ i \leftarrow 0, m_C, \dots \ \mathbf{to} \ k_C \ \mathbf{do} \\ pack \ E[i:i+m_C,q:q+l_C] \rightarrow \widetilde{E} \\ \mathsf{MACROKERNEL}(\widetilde{E},\widetilde{F},\widetilde{EF}) \qquad \qquad \triangleright \ \mathrm{writes} \ \mathrm{in} \ \mathrm{packed} \ \mathrm{form} \\ \mathbf{for} \ i \leftarrow 0, m_C, \dots \ \mathbf{to} \ m \ \mathbf{do} \\ pack \ D[m:m+m_C,p:p+k_C] \rightarrow \widetilde{D} \\ \mathsf{MACROKERNEL}(\widetilde{D},\widetilde{EF},G[i:i+m_C,j:j+n_C]) \end{array}
```

It should be noted that this algorithm computes G += D(EF). In some cases, it is much



Figure 1: Illustration of algorithm for GEMM3. Constants that appear twice indicate the dimension along which each loop proceeds, along with the stride. 14

more efficient (on account of the dimensions of the inputs) to compute G += (DE)F instead. Attempting to derive an algorithm for that problem directly does not work, as the block  $\widetilde{DE}$  in L2 is not of a shape that can be multiplied efficiently by the BLIS algorithm. Fortunately, we can transform problems of this form to the equivalent problem  $G^T += F^T(E^TD^T)$ . This transformation can be performed at effectively no cost by re-interpreting the memory the matrices are stored in (treating a matrix stored in row-major form as column-major and vice-versa).

# 4 Experiments and Results

#### 4.1 Implementation

To test our algorithm's performance, we implemented both it and the BLIS algorithm in the Multilevel Optimization for Matrix Multiply Sandbox (MOMMS), which wes developed for [12]. This framework allowed us to declaratively generate the code for an algorithm by specifying the series of loops and packing operations required, and allowed us to interface to the BLIS microkernels. Initially, we verified that the MOMMS implementation of the BLIS algorithm had similar performance to the reference implementation, which was written in C. Then, we modified the MOMMS framework to support generating code for multiplying three matrices together. These modifications allowed us to express both our GEMM3 algorithm and the typical T = EF; G += DT method we were comparing against.

We tested the performance, in gigaflops (a flop is one floating point operation, such as a multiplication or addition) per second, of both our algorithm and the typical approach. The experiments were run on a public lab machine at the University of Texas at Austin. The target machine had an Intel Xeon E3-1270 v3 CPU, which ran at 3.5 GHz and implemented the Haswell microarchitecture. The experimental system had 15 GB of RAM, 8 MB of L3 cache, 256 KB of L2 cache (which was an 8-way set-associative cache with 64 byte cache lines) and 32 KB of L1 cache (per core, with the same associativity and line sizes as the L2

|       | GЕММ3 | BLIS algorithm |
|-------|-------|----------------|
| $m_C$ | 72    | 72             |
| $k_C$ | 252   | 256            |
| $l_C$ | 256   |                |
| $n_C$ | 2040  | 4080           |

Table 1: Blocking parameters for Haswell

cache). The blocking parameters that arose from this data can be found in Table 1

#### 4.2 Experiments performed

Our experiments were run both on square matrices (m = n = k = l = N), where D is  $m \times k$ , E is  $k \times l$ , F is  $l \times n$ , and G is  $m \times n$ ) and on problems where a particular dimension was fixed at 9 while the others varied together, to evaluate the performance of these algorithms on multiple input shapes. We sampled the performance at multiples of sixteen from N = 16 to 4912 to test the suitability of our approach on many input sizes. All the inputs were stored in column-major form, while the temporaries and outputs were stored in row-major form, since the BLIS microkernel has noticably increased performance when writing to row-major matrices (and since the packed buffer is row-major). This unusual combination of input formats ensured a fair comparison between the two algorithms. In addition, we tested the  $G^T = F^T(E^TD^T)$  case, in which all matrices were row major, for square inputs.

The results of these experiments can be found in Figure 2 for square matrices, and Figure 3 for the rectangular inputs. The G += (DE)F experiment's results are in Figure 4. Data for the square case shows that, once performance has stabilized around N = 512, the two algorithms are almost always within 5% of each other in GFlops/s, showing comparable performance.

In all of these figures, the highest value on the y-axis is the peak performance of the target machine, which is 56 gigaflops per second.

The computed additional (excluding inputs and outputs) memory consumption of both algorithms for square matrices of various input sizes is shown in Figure 5, demonstrating our



Figure 2: Performance of our GEMM3 implementation compared to a pair of GEMM calls, square matrices

approach's much lower memory usage.

### 4.3 Analysis

From the figures in the previous section, it is clear that GEMM3 attains similar performance to a pair of GEMM calls with significantly lower memory usage. However, it is important to dissect these performance results and determine why they have arisen.

For the square case, which was shown in Figure 2, we can observe that, for most of the 1000s and 2000s, the pair of GEMM calls has somewhat increased performance, but that the GEMM3 algorithm is comparably or even more performant afterwards. The higher performance for the GEMM calls arises from the lack of reuse of  $\tilde{C}$  implied by the  $252 \times l \cdot l \times n$  input to the inner algorithm for GEMM3. Specifically, the first loop around the macrokernel in that algorithm always iterates at most four times, compared to the unbounded number of iterations in a call to GEMM to compute EF. However, around when the temporary



Figure 3: Performance of our GEMM3 implementation compared to a pair of GEMM calls, rectangular matrices

grows to 64 MB, the memory cost of writing it to memory becomes large enough that the performance of two GEMM calls begins to drop to and eventually falls below the performance of our GEMM3 algorithm. This shows that our approach, in addition to the memory savings, provides performance benefits for large matrix multiplications.

For small input sizes (N < 512), there is often a significant performance benefit attained by the GEMM3 algorithm. This performance improvement arises from the additional packing step that a pair of GEMM calls must perform, which has a non-negligible cost for these inputs, even if both the packed and unpacked data remain resident in the L3 cache.

Similar trends can be seen in Figure 4, which shows the results for G += (DE)F, implemented as  $G^T += F^T(E^TD^T)$ . However, the pair of GEMM calls retains higher performance



Figure 4: Performance of our GEMM3 implementation compared to a pair of GEMM calls, square transposed matrices



Figure 5: Memory usage of our GEMM3 implementation compared to a pair of GEMM calls

for a longer period of time on this workload. This occurs because packing from row-major matrices to row-major packed buffers, which is something that occurs more frequently in this experiment, is much more amenable to the CPU's prefetcher than packing from column-major matrices.

The rectangular-matrix results from Figure 3 also require examination. When l is small, the GEMM3 algorithm performs better on all inputs, as the memory-writing overhead in the BLIS algorithm remains, while the advantage of reuse in computing EF is reduced (because the k dimension is very narrow, creating a memory-intensive outer product). When m is small, the costs of low L3 reuse are imposed at least once on both algorithms, decreasing the performance of both.

When n is narrow, the problem is effectively converted to a series of several matrix-vector multiplications, which cannot achieve high performance with either algorithm. For narrow k, the outer problem is an outer product, while the inner problem is a panel-matrix multiply (wide matrix times square matrix). These shapes do not generally promote data reuse within the BLIS algorithm. The eventually increased performance of GEMM3 with k=9 is due to the lowered number of memory operations that algorithm performs, since memory operations dominate this computation.

These results demonstrate the general suitability of our algorithm for GEMM3 and its suitability as a high-performance primitive.

### 5 Conclusions

We have demonstrated that, by exploiting the structure of the BLIS algorithm for matrix-matrix multiplication, we can derive an algorithm for GEMM3 (multiplying three matrices together) that only requires a constant amount of additional memory. We have shown that, while the basic concept of our algorithm arises naturally from the structure of GEMM, several tweaks are needed to retain high performance.

Experimental results have indicated that, on a variety of workloads, our algorithm maintains a similar level of performance to existing approaches to this problem. We know that, on sufficiently small or large problems of certain shapes, our approach offers increased performance because it eliminates a source of memory operation overhead. However, there are input sizes that are known to have a small negative performance impact on our approach due to the suboptimal multiplication shape our approach used as a subproblem. Neither these gains or losses are particularly large, so we conclude that the main advantages of our approach are the memory savings it offers.

An additional improvement offered by GEMM3 is that it introduces a cleaner programming interface for the multiplication of three matrices, which is a problem that often arises in practice. Therefore, our algorithm will give both programmers and authors of linear algebra code generators (such as Linnea [2]) an interface that is easier to invoke and does not require the manual allocation of a temporary buffer.

**Future Work** This work only investigates a sequential implementation of GEMM3. In the future, we intend to investigate how we can efficiently parallelize our GEMM3 algorithm to take advantage of the multiple CPU cores available on modern CPUs. We also plan to verify the portability of our results by testing on multiple different CPU microarchitectures, such as the recent Knight's Landing processors from Intel.

Acknowledgments We would like to thank Prof. Robert van de Geijn for advising this research and directing us towards the research question. We also wish to thank Dr. Tyler Smith for writing MOMMS and assisting with the algorithm design, and ProfTze Meng Low for his advice on resolving certain performance issues. Finally, we wish to acknowledge TODO get grant info National Science Foundation for funding this work through grant #NNNNNN.

### References

- [1] E. Anderson et al. *LAPACK Users' Guide*. Third. Philadelphia, PA: Society for Industrial and Applied Mathematics, 1999. ISBN: 0-89871-447-8 (paperback).
- [2] Henrik Barthels and Paolo Bientinesi. "Linnea: Compiling Linear Algebra Expressions to High-Performance Code". In: *The 8th International Workshop on Parallel Symbolic Computation*. Kaiserslautern: ACM, 2017.
- [3] Henrik Barthels, Marcin Copik, and Paolo Bientinesi. "The Generalized Matrix Chain Algorithm". In: *Proceedings of the 2018 International Symposium on Code Generation and Optimization*. ACM, 2018, pp. 138–148. ISBN: 9781450356176. DOI: 10.1145/3168804. URL: https://dl.acm.org/citation.cfm?id=3168804.
- [4] Jaeyoung Choi, Jack J Dongarra, and David W Walker. The Design of a Parallel Dense Linear Algebra Software Library: Reduction To Hessenberg, Tridiagonal, and Bidiagonal Form. Tech. rep. Oak Ridge National Laboratory, 1995.
- [5] Jack Dongarra. "Basic linear algebra subprograms technical (BLAST) forum standard". In: The International Journal of High Performance Computing Applications 16.2 (2002), pp. 115–115.
- [6] Kazushige Goto and Robert A. van de Geijn. "Anatomy of high-performance matrix multiplication". In: ACM Transactions on Mathematical Software 34.3 (2008), pp. 1–25. ISSN: 00983500. DOI: 10.1145/1356052.1356053. URL: http://portal.acm.org/citation.cfm?doid=1356052.1356053.
- [7] Greg Henry. *BLAS based on block data structures*. Theory Center Technical Report CTC92TR89. Cornell University, Feb. 1992.
- [8] TC Hu and MT Shing. "Computation of matrix chain products. Part II". In: SIAM Journal on Computing 13.2 (1984), pp. 228-251. DOI: 10.1137/0213017. URL: http://epubs.siam.org/doi/pdf/10.1137/0213017.

- [9] Tze Meng Low et al. "Analytical Modeling Is Enough for High-Performance BLIS". In: ACM Transactions on Mathematical Software 43.2 (2016), pp. 1–18. ISSN: 00983500. DOI: 10.1145/2925987. URL: http://dl.acm.org/citation.cfm?doid=2988256. 2925987.
- [10] Devangi N Parikh, Margaret E Myers, and Robert A Van De Geijn. "Deriving Correct High-Performance Algorithms". Austin, 2017. URL: https://arxiv.org/abs/1710. 04286.
- [11] Vishwas Rao et al. "Robust Data Assimilation Using \$L\_1\$ and Huber Norms". In: SIAM Journal on Scientific Computing 39.3 (2017), pp. 548–570. DOI: 10.1137/15M1045910.
- [12] Tyler Michael Smith. "Theory and Practice of Classical Matrix-Matrix Multiplication for Hierarchical Memory Architectures". PhD. The University of Texas at Austin, 2017. URL: https://repositories.lib.utexas.edu/bitstream/handle/2152/63352/SMITH-DISSERTATION-2017.pdf?sequence=1%7B%5C&%7DisAllowed=y.
- [13] Clint R Whaley and Jack J Dongarra. "Automatically Tuned Linear Algebra Software". In: Proceedings of the 1998 ACM/IEEE conference on Supercomputing. ACM, 1998, pp. 1–27.
- [14] Field G van Zee et al. "The BLIS Framework: Experiments in Portability". In: ACM Transactions on Mathematical Software 42.2 (2016).