# Automatic Implementation of Secure Silicon (AISS)

# Minimally-Configured Security Engine (100K Configuration)

University of Florida

© 2024 University of Florida

Release 1.2 June 11, 2024

### ${\bf Acknowledgements}$

 $\dots \ \textit{To be written} \ \dots$ 

# **Contents**

| 1 | Intr | oduction and Simulation Top-level               | 1  |
|---|------|-------------------------------------------------|----|
|   | 1.1  | Introduction                                    | 1  |
|   | 1.2  | Common Directory Organization                   | 1  |
|   | 1.3  | Simulation and Synthesis                        | 3  |
|   |      | 1.3.1 MCSE RTL Simulation                       | 3  |
|   |      | 1.3.2 MCSE Synthesis on GlobalFoundries GF12LPP | 3  |
| 2 | MCSI | E Architecture                                  | 4  |
|   | 2.1  | High-level Architecture                         | 4  |
|   | 2.2  | IO Pin Mapping                                  | 5  |
|   |      | 2.2.1 MCSE/TA2 Boot Interface Pin Mapping       | 5  |
|   |      | 2.2.2 MCSE/TA2 Bus Interface Pin Mapping        | 5  |
|   |      | 2.2.3 VimSCAN Pin Mapping                       | 5  |
|   | 2.3  | MCSE Boot Control Sequence                      | 5  |
|   |      | 2.3.1 High-Level MCSE Lifecycle Functionality   | 6  |
| 3 | Sup  | ply-Chain Assets                                | 8  |
| 4 | Life | cycle Management                                | 10 |
|   | 4.1  | Manufacture and Test                            | 11 |
|   | 4.2  | Packaging/OEM                                   | 11 |
|   | 4.3  | Deployment                                      | 12 |
|   | 4.4  | Recall                                          | 13 |
|   | 4.5  | End-of-Life                                     | 14 |
| 5 | Aut  | hentication Protocols                           | 15 |
|   | 5.1  | ChipID Authentication                           | 15 |
|   | 5.2  | Lifecycle Transition and Authentication         | 16 |
| 6 | Scar | 1 Protection                                    | 18 |
|   | 6.1  | Scan Protection based on Vim-Scan Technique     | 18 |

# Introduction and Simulation Top-level

#### 1.1 Introduction

#### Purpose of this document/target audience(s)

This document<sup>1</sup> is intended for people trying to use the AISS configuration of the Minimally-Configured Security Engine (MCSE), and for people trying to understand the architecture and security primitives integrated with MCSE for providing security assurance as per the AISS Phase III program goals and metrics. It is intended to provide top-level context for the code and code structure so that you can navigate the directories, read the code, and/or understand how to use this MCSE configuration.

This document does not attempt to do a detailed code explanation of the MCSE code in the repository. Rather, this document is only meant to provide you with high-level context and structure so that you can, on your own, easily navigate through the directories and files.

### 1.2 Common Directory Organization

The MCSE repository is organized as per the following structure:

- The directory source\_RTL/ contains mcse (in file mcse\_top.sv) and everything inside it, including the boot control, cryptographic blocks (SHA 256 and Camellia 256), PUF Control Module, scan protection, lifecycle management module, and all the required interfaces for integration with the TA2 SoC.
- The directory tb/ contains top-level testbench mcse\_top\_tb.sv and other verification collateral, makefiles, etc.
- The synthesis/ contains copies of a few Verilog library files (LEDA) used by MCSE and can be treated as black boxes. It also contains the synthesis scripts for the GF12 library.

<sup>&</sup>lt;sup>1</sup>This document should be considered living, where updates and revisions are expected.

#### Some Important RTL Source Code Hierarchy and Description

| MCSE Top                      |
|-------------------------------|
| Minimum Security Module       |
| SHA-256                       |
| Camellia-256                  |
| Boot Control Interface (GPIO) |
| PCM                           |
| AHB-Lite Interface            |
| AHB-Lite Translation Module   |
| MCSE Control Unit             |
| Life-cycle Protection Module  |
| Secure Memory                 |
| Secure Boot Control           |
| Scan Protection Module        |

- 1. mcse\_top.sv: This is the top module for MCSE. The I/O contains the gpio\_out, gpio\_in, system-side AHB requester ports, and abstracted ports for lifecycle authentication and transitions which will later be done through the Scan chain TAP ports. This module instantiates the minimum security module and the MCSE control unit.
- 2. min\_security\_module.sv: This contains the cryptographic accelerators (SHA-256 and CAM-256) for hashing and encryption/decryption. The GPIO module and PCM are instantiated here as well. This also houses the AHB-lite bus interface and translation unit.
- 3. **lifecycle\_protection.sv:** This is the life-cycle protection module that holds the life-cycle state and handles requests for life-cycle transitions. This module also instantiates the memory in lc\_memory.sv (modeled as a read-only register file) which contains one of the assets from 2048 bits assets-the keys to transition the life-cycle state for each life-cycle.
- 4. **secure\_memory.sv:** This instantiates the secure memory modeled as a read-and-write register file. This memory will house most of the 2048 asset bits: life-cycle authentication keys, secure communication keys etc..
- 5. **secure\_boot\_control.sv:** This instantiates the secure boot control module which is the core of MCSE. This module is responsible for controlling all other modules in MCSE. Will handle the control flow for handshaking with TA2 (TA2 SoC reset, TA2 system bus wakeup, TA2 normal operations release), life-cycle authentication and transition, and AHB-lite bus interface control.
- 6. **scan\_protection.sv:**This is the scan protection module that holds the asset-scan protection key and works as a protection layer for the scan chain.

### 1.3 Simulation and Synthesis

#### 1.3.1 MCSE RTL Simulation

The current flow used Synopsys VCS in the AISS Cloud for all simulation experiments.

The pre-synthesis testbench is mcse\_top\_tb.sv. To run it, use the command below (currently has to be run in the source\_RTL/ directory.)

\$ make MCSEtest

#### 1.3.2 MCSE Synthesis on GlobalFoundries GF12LPP

The current flow used Synopsys Design Compiler in the AISS Cloud for all synthesis experiments.

For synthesis, the compiledc.tcl file is used, and a gate-level netlist file mcse\_netlist.v is produced. Run the command below:

\$ make synthesis

#### Simulation and Synthesis Source File Description

- mcse\_top\_tb.sv is the pre-synthesis testbench. This simulation covers the first boot and subsequent boot functionality for each lifecycle state with descriptive output messages. Each task serves to test MCSE life-cycle-specific functionality in a modular fashion. It is a behavioral simulation and walks through each life-cycle sequentially as if to cover all functionality throughout the chip's life.
- Makefile: will clean the work and build environments for simulation and synthesis. All previously generated temporary files are removed such that any new run of simulation or synthesis is clean. Please refer above for the proper commands to execute each simulation and synthesis of MCSE.
- compiledc-GF12.tcl: is the Synopsys Design Compiler script to synthesize MCSE. The script allows DC to perform heavy optimizations to help reduce gate count. Once synthesis is finished, the script will display the netlist area, hierarchy, and references, and then output the gate-level netlist to a Verilog file which can then be used in post-synthesis simulation.

# MCSE Architecture

### 2.1 High-level Architecture

The MCSE architecture (Fig. 2.1) configuration in this document complies with the DARPA metrics for AISS Phase III. To meet the gate count constraint, the configuration shown here is kept at a minimum, and comprises the following:

- Secure boot control and boot interface: This module acts as the "security-brain" of the MCSE and controls all operations during boot and all security countermeasure enforcement in the SoC.
- Lifecycle Management Module: This module is responsible for end-to-end lifecycle management of the device from fabrication to end-of-life. It ensures differential access to assets, privilege levels, etc. based on the lifecycle of the device.
- Scan Protection Module: This ensures that the scan-chain is protected from unauthorized access.
- Crypto Modules: These modules<sup>1</sup> comprise a SHA-256 and a Camellia-256 block cipher to enable crypto operations within MCSE, ensuring the security of assets when they are stored on-chip.
- PUF Control Module (PCM): The PCM carries out error correction on the MelPUF signatures generated from all the MelPUF instances in both the MCSE and the TA2 SoC.

Security primitives are embedded throughout the MCSE architecture based on the threat model of the AISS program. MCSE enforces security via control and coordination of countermeasures using the architectural components highlighted above.

The interfaces provided with MCSE include:

- Boot interface using GPIO (Table 2.1)
- AMBA AHB-Lite bus interface (Table 2.2)
- VimScan access ports interface(Table 2.3)

<sup>&</sup>lt;sup>1</sup>Both the SHA-256 and the Camellia-256 contain 256-bit MeLPUF instances to generate the MCSE Si ID.



Minimally Configured Security Engine (MCSE)

Figure 2.1: MCSE Architecture for AISS Phase III.

### 2.2 IO Pin Mapping

#### 2.2.1 MCSE/TA2 Boot Interface Pin Mapping

| GPIO Pin | Direction | Functionality            | GPIO Pin | Direction | Functionality      |
|----------|-----------|--------------------------|----------|-----------|--------------------|
| 0        | Output    | Reset TA2 SoC            | 1        | Input     | TA2 Reset ACK      |
| 2        | Output    | Halt TA2 SoC             | 3        | Input     | TA2 Halt ACK       |
| 4        | Output    | Normal Operation Release | 5        | Input     | TA2 Norm. Op. ACK  |
| 6        | Output    | TA2 Bus Wakeup           | 7        | Input     | TA2 Bus Wakeup ACK |

Table 2.1: MCSE/TA2 Boot Control Interface Pin Mapping (each pin is 1 bit wide).

#### 2.2.2 MCSE/TA2 Bus Interface Pin Mapping

The Bus Interface Pin Mapping is provided in Table 2.2.

#### 2.2.3 VimSCAN Pin Mapping.

The VimSCAN IO Pin Mapping is provided in Table 2.3.

### 2.3 MCSE Boot Control Sequence

For this instance of MCSE for supply-chain, the boot control consists of a 4-stage sequence between itself and the TA2 SoC, as shown in Fig. 2.2. This boot control design standardizes

| IO Name     | Width  | Direction |
|-------------|--------|-----------|
| I_hrdata    | 1-bit  | Input     |
| I_hready    | 1-bit  | Input     |
| I_hresp     | 1-bit  | Input     |
| Lhreadyout  | 32-bit | Input     |
| O_haddr     | 1-bit  | Output    |
| O_hburst    | 1-bit  | Output    |
| O_hmastlock | 1-bit  | Output    |
| O_hprot     | 1-bit  | Output    |
| O_hnonsec   | 1-bit  | Output    |
| O_hsize     | 1-bit  | Output    |
| O_htrans    | 1-bit  | Output    |
| O_hwdata    | 1-bit  | Output    |
| O_hwrite    | 1-bit  | Output    |

Table 2.2: AHB-Lite Bus Interface Pin Mapping (see protocol specification here).

| IO Name   Width   Direction   Functionality |        | Functionality |                                            |
|---------------------------------------------|--------|---------------|--------------------------------------------|
| scan_key                                    | 64-bit | Input         | Serial input to VimSCAN to unlock scan     |
| scan_unlock                                 | 1-bit  | Output        | Output from VimSCAN for scan unlock status |

Table 2.3: VimSCAN Interface Pin Mapping.

the interaction between MCSE and the TA2, which divides their responsibility during system boot. While MCSE is responsible for *only* the security aspect, the TA2 is responsible for the SoC wake-up and boot. – However, MCSE controls the initiation of TA2 system boot after successfully booting up its security subsystem, as shown in Fig. 2.2.

#### 2.3.1 High-Level MCSE Lifecycle Functionality

#### • Manufacture and Test Lifecycle

MCSE Initialization $\to$ Reset TA2 $\to$ Golden ChipID Generation\*2 $\to$ Update Lifecycle $\to$ Transition Lifecycle

#### • Packaging and OEM Lifecycle

MCSE Initialization→Reset TA2 SoC→Lifecycle Auth.\*→Challenge Chip ID Generation\* →Chip ID Authentication\*→Normal Operation Release to TA2 →Update Lifecycle→Scan Control³ →Transition Lifecycle

#### • Deployment Lifecycle

MCSEInitialization $\to Reset$  TA2 SoC $\to Lifecycle$ Auth.\* $\to$ Challenge Chip ID Generation\* $\to$ Chip ID Authentication\* $\to$ Normal Operation Release to TA2 $\to$ Update Lifecycle  $\to$ Transition Lifecycle

<sup>&</sup>lt;sup>2</sup>All operations marked \* are only performed at the first boot of each lifecycle.

<sup>&</sup>lt;sup>3</sup>Scan can be unlocked with appropriate key if needed



Figure 2.2: Boot interaction flow diagram between MCSE and TA2 SoC via the Boot Control Interface for a Supply-chain use-case. Only communication between MCSE and TA2 is shown.

#### • Recall Lifecycle

 $\label{eq:mcse} \begin{array}{l} \texttt{MCSE Initialization} \rightarrow \texttt{Reset TA2 SoC} \rightarrow \texttt{Lifecycle Auth.*} \rightarrow \texttt{Challenge Chip ID Generation*} \rightarrow \texttt{Chip ID Authentication*} \rightarrow \texttt{Purge Process} \rightarrow \texttt{Update Lifecycle} \rightarrow \texttt{Transition Lifecycle} \\ \text{Constitution*} \rightarrow \texttt{Chip ID Authentication*} \rightarrow \texttt{Purge Process} \rightarrow \texttt{Update Lifecycle} \rightarrow \texttt{Transition Lifecycle} \\ \text{Constitution*} \rightarrow \texttt{Chip ID Authentication*} \\ \text{Model of the process} \rightarrow \texttt{Update Lifecycle} \rightarrow \texttt{Transition Lifecycle} \\ \text{Model of the process} \rightarrow \texttt{Update Lifecycle} \rightarrow \texttt{Update Lifecycle} \\ \text{Model of the process} \\ \text{Model of the process}$ 

### • End-of-Life Lifecycle

MCSE Initialization $\rightarrow$ Reset TA2 SoC $\rightarrow$ Lifecycle Auth.\* $\rightarrow$ Truncated Boot Sequence

MCSE provides architectural features to simplify the overall boot process (shown in Fig. 2.2) by decoupling the actions of the TA2 CPU to wake up different system components from the security-related actions such as unlocking and authentication of the constituent IPs. A key requirement in enforcing security at boot is to enable a secure transfer of data (assets including PUF signatures, watermarks, cryptographic keys, etc.) from the TA2 to MCSE. An interesting conundrum for boot is the retrieval of data from the TA2 to MCSE. Since the main system bus is inactive in the first phase of boot, MCSE issues an interrupt using the Boot Control Interface, to the TA2 for initialization and system bus wake-up. This is followed by an acknowledgment from the TA2 to MCSE indicating successful Phase 2 operations. At this stage of the boot, the system bus is active and security can be enforced. Security countermeasures can be executed in chaining or independent of preceding countermeasures, contingent upon the nature of the countermeasures or the devised mitigation strategy. After all successful countermeasure executions, MCSE relinquishes system access to TA2 via an interrupt, after which the SoC can initiate system operation and launch applications.

**Note:** We briefly explain the security functionalities like the authentication protocols, lifecycle transitions, etc. in subsequent chapters in this document.

<sup>&</sup>lt;sup>4</sup>All interrupts are issued using the Boot Control Interface, and their pin mappings and functionalities are provided in Table 2.1.

# Supply-Chain Assets

MCSE uses specific classes of assets for the mitigation of threats defined in the AISS threat model. The exhaustive asset class and description is as follows:

#### MCSE ID: 256 bits

- 1. This is the MCSE ID derived from MeLPUF instances inside the Camellia 256 and SHA 256 blocks in the MCSE.
- 2. Corresponding threat vectors include:
  - Device counterfeiting and over-manufacturing
  - Device reuse and tracking

#### Ownership Authentication Key: 512 bits

- 1. MCSE uses this Current owner signature/Ownership Authentication key to verify whether a party is authorized to boot in current lifecycle.
- 2. MCSE performs authentication of this asset as the first operation of secure boot routine.
- 3. Corresponding threat vectors include:
  - Unauthorized access to on-chip assets

#### Lifecycle Transition Key: 512 bits

- 1. MCSE uses this Lifecycle Transition ID to verify whether a party is authorized to transition the device into the next lifecycle.
- 2. Corresponding threat vectors include:
  - Unauthorized lifecycle transition.

#### Secure Communication Key: 256 bits

- 1. MCSE uses this key for encryption to protect all assets and data transfer outside its boundary to ensure the confidentiality of the asset.
- 2. Corresponding threat vectors include:
  - Asset leakage
  - Improper provisioning

#### Scan Protection Key: 512 bits

- 1. MCSE uses a key to protect scan access from unauthorized parties (see Chapter 6 for Scan protection).
- 2. The Scan protection is built on the low-overhead scan-protection VimScan<sup>1</sup> architecture.
- 3. Corresponding threat vectors include:
  - Scan-based controllability attacks
  - Scan-based observability attacks

The total asset size of the MCSE platform for Phase III is 2048 bits.

<sup>&</sup>lt;sup>1</sup>VIm-Scan: A Low Overhead Scan Design Approach for Protection of Secret Key in Scan-Based Secure Chips, see here.

# Lifecycle Management

The SoC transitions through various pre-designated lifecycles throughout its lifespan, starting from the time it was fabricated onto a die to the time when the chip is decommissioned from operation. There are many ways to map the lifecycles to different parties depending on the scenario. One example mapping to consider is an Original Equipment Manufacturer (OEM) buying parts straight from a manufacturer, integrating them into a single system, and then leasing the system to end users. The reasoning behind the choice of specific lifecycles is informed by expected state transitions which include the following activities:

- Secure provisioning of identities (IDs).
- Attestation of system hardware and software integrity.
- Update of IDs
- Mutual authentication of components within a system or a package
- Supply chain tracking including device dis-enrollment, and optionally re-enrollment.

Each lifecycle has its own set of security and non-security operations, data (including assets) generation, movement, and processing which enable the security primitives to be imposed by MCSE. This document goes into detail about what such operations are and how these



Figure 4.1: SoC Lifecycle and Transition Control Sequence



Figure 4.2: Life-cycle management using MCSE's boot control sequence.

operations are orchestrated. Lifecycle state transitions (Fig. 4.1) are possible only when the authorized entity is requesting a transition, and the requested transition has to be a valid transition. The flow of operations in each lifecycle is described in Fig. 4.2.

#### 4.1 Manufacture and Test

This lifecycle represents the steps between when chips are fabricated, tested, and accepted (manufactured) and when chips receive their first set of unique identifiers (ChipID). Within AISS, this step is assumed trusted<sup>1</sup>. For minimal security, a device ID (ChipID) that uniquely identifies the specific device is expected. During this step, ChipID is generated and registered. After successful registration of the ChipID, other assets such as the lifecycle state, PUF CRPs, communication keys, and other relevant assets are registered with the AMI (supply chain tracking database).

#### Location, Control, and Assets

Relevant information during this lifecycle includes the following:

- Location of the chip: Testing Facility
- Entity in control of the chip: HSM
- Assets<sup>2</sup>: ChipID, Communication Key, currOwnerID, Manufacturer ID, Scan Protection Key (see Table 4.1).

### 4.2 Packaging/OEM

Chips may be integrated after fabrication/testing as an SoC or system in a package. The transition from provisioned to integrated is to establish a unique integrated identity. This

<sup>&</sup>lt;sup>1</sup>ChipID and other assets in this lifecycle require the assistance of a Hardware Security Module (HSM) and MCSE, which mediates the interaction between AMI and MCSE for registration. We assume the presence of such an intermediary during operation.

<sup>&</sup>lt;sup>2</sup>Each asset except the communication key and scan protection key is encrypted before on-chip storage.

| Asset               | Access Level | Storage (on-chip) |
|---------------------|--------------|-------------------|
| ChipID              | Read-only    | Yes               |
| Communication Key   | Read-only    | Yes               |
| currOwnerID         | Read-only    | Yes               |
| Scan Protection Key | Read-only    | Yes               |
| Lifecycle State     | Read/Write   | Yes               |

Table 4.1: Asset Permission Levels and Storage in the Manufacture and Test Lifecycle.

might include the ability to store additional assets (such as IDs, firmware signatures, etc.). Furthermore, at the minimum, an algorithm for mutual authentication between the chip and system integrator as well as between chips must also be included. This is included as part of the MCSE. In this lifecycle, the only communication that happens between MCSE and the TA2 platform is the handshake.

#### Location, Control, and Assets

Relevant information during this lifecycle includes the following:

• Location of the chip: Packaging/OEM

• Entity in control of the chip: OEM

• Assets: ChipID, Communication Key, currOwnerID, Scan Protection Key (see Table 4.2)

| Asset               | Access Level | Storage (on-chip) |
|---------------------|--------------|-------------------|
| ChipID              | Read-only    | Yes               |
| Communication Key   | Read-only    | Yes               |
| currOwnerID         | Read-only    | Yes               |
| Scan Protection Key | Read-only    | Yes               |

Table 4.2: Asset Permission Levels and Storage in the Packaging/OEM Lifecycle.

### 4.3 Deployment

#### Location, Control, and Assets

Relevant information during this lifecycle includes the following:

- Location of the chip: In-field
- Entity in control of the chip: End user
- Assets: ChipID, Communication Key, currOwnerID (see Table 4.3)

| Asset             | Access Level | Storage (on-chip) |
|-------------------|--------------|-------------------|
| ChipID            | Read-only    | Yes               |
| Communication Key | Read-only    | Yes               |
| currOwnerID       | Read-only    | Yes               |

Table 4.3: Asset Permission Levels and Storage in the Deployment Lifecycle.

#### 4.4 Recall

The core idea is to ensure that the only long-term end-user changes to the chip or device are 1) physical changes due to use and 2) manufacturer or integrator firmware upgrades. Before any operations are performed during the recall lifecycle, it is critical to note that the device transitions from deployment to recall under the control of the OEM. Hence, it is crucial to purge any end-user assets, firmware, and application code from the device to avoid unauthorized user data asset access requests.

At this stage, the OEM can decide on whether to re-enroll the device or decommission the device entirely. Some use cases may allow a device to re-enter the supply chain after dis-enrollment, for example through authorized device recycling or refurbishment channels. In these cases, steps for the OEM Lifecycle are repeated. After a device is disenrolled, it might also get disposed of. Disposal ensures that all data, whether it is from the manufacturer, integrator, or end-user is removed from the device. It is important to note that this transition might be skipped entirely. For example, a smartphone could be run over by a bus, which means it is effectively disposed of despite not going through the transitions. Similar to how the failed update transition is not depicted in the diagram, this (and others) are not depicted but still should be considered.

#### Location, Control, and Assets

Relevant information during this lifecycle includes the following:

• Location of the chip: OEM

• Entity in control of the chip: OEM

• Assets: ChipID, Communication Key, currOwnerID (see Table 4.4)

| Asset             | Access Level | Storage (on-chip) |
|-------------------|--------------|-------------------|
| ChipID            | Read-only    | Yes               |
| Communication Key | Read-only    | Yes               |
| currOwnerID       | Read-only    | Yes               |

Table 4.4: Asset Permission Levels and Storage in the Recall Lifecycle.

### 4.5 End-of-Life

In this lifecycle, no operations are allowed to happen. Once the OEM transitions the device lifecycle to end-of-life, all assets including the ChipID, communication keys, IPIDs, etc. are erased from the MCSE secure memory, and the device enters a truncated boot sequence. A device in this lifecycle is considered dead and all data (and metadata) associated with it are erased.

# **Authentication Protocols**

MCSE uses multiple authentication checks to authenticate various components and aspects of the SoC. These include:

- ChipID Authentication
- Lifecycle Authentication and Transition

To carry out the ChipID authentication checks, MCSE uses signatures derived from MeLPUF<sup>1</sup>.

MeLPUF exploits the observation that every chip die has a unique doping density and these variations at the sub-micron level result in different capacitance values in the uninitialized bi-stable memory cells. The variations result in the extracted value from these being either 1 or 0. By integrating the cells in specific IPs/regions of the SoC, MeLPUF can generate a unique, unclonable ID for the IP which can act as a watermark; furthermore, by distributing MeLPUF cells across multiple IPs in the SoC, it is possible to collect a signature of the entire SoC that can act as a ChipID. Each MeLPUF bit incurs an overhead of 6 NAND gates.

### 5.1 ChipID Authentication

ChipID used in MCSE is a 256-bit asset, comprising of MCSE Si ID. The MCSE Si ID is generated by xoring the MeLPUF signatures of the SHA-256 and the Camellia-256 inside MCSE.

**ChipID Generation:** The ChipID is created using the following sequence:

ChipID = MCSE Si ID

#### Authentication

At first power-on in each lifecycle, MCSE verifies the SoC by authenticating the ChipID. To verify the ChipID, the following sequence of steps is followed:

<sup>&</sup>lt;sup>1</sup>MeLPUF: Memory-in-Logic PUF Structures for Low-Overhead IC Authentication, see here.

- MCSE first computes the MCSE Si ID.
- Then, MCSE compares these challenge-response pairs to the golden value of ChipID and depending on the outcome, determines the authenticity of the SoC.
- If the authentication is successful, MCSE schedules the next sequence of operations (see Fig. 4.2).

### 5.2 Lifecycle Transition and Authentication

Lifecycle management in MCSE enables differential access to certain assets stored in the secure on-chip memory (see Chapter 3). As such, MCSE protects lifecycle transitions using certain identifiers to allow only valid parties to transition to authorized and permittable lifecycles. MCSE uses two identifiers, currOwnerID and TransitionID.

- currOwnerID: Identifies whether a party is authorized to boot into the current lifecycle state of the device (see Table 5.2 and Algorithm 2).
- TransitionID: Identifies whether a party is authorized to transition the device into the next lifecycle (see Table 5.1 and Algorithms 1).

| Lifecycle          | TransitionID (512 bits)                                                                                                                                                                                                                                                            |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Manufacture & Test | $2 \{ \text{'h} 33 \text{a} 344 \text{a} 35 \text{a} \text{f} \text{d} 82155 \text{e} 5 \text{a} 6 \text{e} \text{f} 2 \text{d} 092085 \text{d} 704 \text{d} \text{c} 70561 \text{d} \text{d} \text{e} 45 \text{d} 27962 \text{d} 79 \text{e} \text{a} 56 \text{a} 24 \text{a} \}$ |
| Packaging & OEM    | $2 \{ \text{'h}988b6a57b75f5696f01b8207b1c99bc888b4a2421a0ab4b29bd302f5b8a93348} \}$                                                                                                                                                                                               |
| Deployment         | $2 \{ \text{'h4893565d146d9fa19dc850e0c409b2a62ec5cb53eea4d4719c93a882f988284e} \}$                                                                                                                                                                                                |
| Recall             | $2 \{ \text{'hcabc} 36e4f52fcd1a8b62d82d975e4c8595da7f6df52e2143174c3dc8b3870e03} \}$                                                                                                                                                                                              |
| End-of-Life        | $2 \{ \text{'hc3e0fed656de0ab97d4c2e2f8798ff16c8c4ac54192046fc72debd8e4fd801e5} \}$                                                                                                                                                                                                |

Table 5.1: Transition ID for Different Lifecycles.

| Lifecycle          | currOwnerID (512 bits)                                                                         |
|--------------------|------------------------------------------------------------------------------------------------|
| Manufacture & Test | $2 \{ \text{'h431909d9da263164ab4d39614e0c50a32774a49b3390a53ffa63e8d74b8e7c0b} \}$            |
| Packaging & OEM    | $2 \{ \text{'h} 8e30701845 bea3e44d0 aed1 ba6d4893 a0 de91 fea6f42571 d3714 a3c6 daa39978} \}$ |
| Deployment         | $2 \{ 'hd995f5ddfb1625e3a33b0ee123b6672f35df88d6652eaec51d26f3a50b030ad8 \}$                   |
| Recall             | $2 \{ \text{'}hdf0f326b1bf6611d944491d7a0618af56ac57e391ba38425f9f33cafdd7439a9} \}$           |

Table 5.2: currOwnerID for Different Lifecycles.

#### Algorithm 1 Lifecycle Transition Algorithm

```
Input: Transition ID (TID), Transition Request \mathcal{R}
Output: Result (true or false)
                                                                         ▶ Not visible externally
 1: procedure TransitionLifecycle(TID, \mathcal{R})
       if lifecycleMem.next[TID.value] == TID and \mathcal{R} then
           lifecycteSTS \leftarrow lifecycleMem.next[TID.lc]
 3:
                                                                         ➤ Transition to lifecycle
           return true
 4:
        else
 5:
           lifecycteSTS \leftarrow lifecycleMem.curr[currOwnerID.lc]
 6:
           return false
 7:
       end if
 8:
 9:
        //Execute re-boot sequence in lifecycteSTS
                                                                   ⊳ Re-boot in current lifecycle
10: end procedure
```

#### **Algorithm 2** Lifecycle Authentication Algorithm

```
\overline{	ext{Input: currOwnerID (CID)}}, Boot Request \mathcal B
Output: Result (true or false)
 1: procedure LCAUTHATBOOT(CID, \mathcal{B})
        initialize MCSE
                                                                      \triangleright Power on and de-assert reset
 2:
        if lcAuth.ID[value] == CID and \mathcal{B} then
 3:
            //Execute ChipID Authentication Routine
                                                                              \triangleright Authenticates ChipID
 4:
            return true
 5:
 6:
        else
            lifecycteSTS \leftarrow lifecycleMem.prev[currOwnerID.lc] \triangleright Boot in previous lifecycle
 7:
            return false
 8:
        end if
 9:
                                                               ▶ Enables differential access of assets
        AssetAccessPolicy(lifecycteSTS)
11: end procedure
```

# **Scan Protection**

### 6.1 Scan Protection based on Vim-Scan Technique

The VIM - Scan<sup>1</sup> Protection technique is a simple, low-overhead scan protection mechanism. After an RTL design has been synthesized to a gate-level netlist, a designer may replace all of the design flops with scan flops to enhance the design's testability and observability. To ensure the security of such a scan mechanism, it is essential that only authorized entities are able to observe the internal states of the design. This security can be achieved by locking the scan chain and making it functional only when a set of keys is provided to unlock the system.

The scan protection FSM contains a set of pre-decided unlocking keys. It compares these keys with the user-provided keys each clock cycle. When the user provides a correct key, the FSM increases an internal counter and waits for the next correct key. Once the user has provided all of the correct keys and the counter reaches the value of  $\mathbf{n}$  (the number of golden keys), the FSM changes the status of the Unlocking status output to Unlocked; by default, this status is Locked. When the FSM status is Locked, the scan chain is non-functional and the output at the scan out port is either 0 or a don't-care value. Conversely, when the FSM status is Unlocked, the scan chain becomes operational.

<sup>&</sup>lt;sup>1</sup>VIm-Scan: A Low Overhead Scan Design Approach for Protection of Secret Key in Scan-Based Secure Chips, see here.

### ${\bf Algorithm} {\bf \ 3 \ Scan \ Protection \ Algorithm}$

```
Input: Unlocking Key (K)
Output: Unlocking Status \leftarrow {Locked, Unlocked}
 1: procedure ScanProtection(\mathcal{K})
         Unlocking Status \leftarrow Locked
         Number of Keys \leftarrow \mathcal{N}
 3:
         Scan Protection Key Repository \leftarrow \mathcal{K}_{\mathcal{N}}
 4:
         // Begin Scan Unlocking
 5:
         Count \leftarrow 0
 6:
         forever begin
 7:
         if (\mathcal{K} == \mathcal{K}_{\mathcal{N}}) then
 8:
             if (Count < \mathcal{N}) then
 9:
                 Count = Count + 1
10:
             else(Count > \mathcal{N})
11:
                 // Scan unlock successful
12:
                 Unlocking Status \leftarrow Unlocked
13:
             end if
14:
         else
15:
             // Scan unlock failed
16:
             Unlocking Status \leftarrow Locked
17:
18:
         end if
19: end procedure
```