



# DW01\_csa

## Carry Save Adder

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

- Parameterized word length
- Carry-in and carry-out signals



## **Description**

DW01\_csa adds three operands a, b, and c with a carry-in (ci) to produce the outputs sum and carry with a carry-out (co).

Table 1-1 Pin Description

| Pin Name | Width        | Direction | Function          |
|----------|--------------|-----------|-------------------|
| а        | width bit(s) | Input     | Input data        |
| b        | width bit(s) | Input     | Input data        |
| С        | width bit(s) | Input     | Input data        |
| ci       | 1 bit        | Input     | Carry-in          |
| carry    | width bit(s) | Output    | Carry output data |
| sum      | width bit(s) | Output    | Sum output data   |
| со       | 1 bit        | Output    | Carry-out         |

**Table 1-2** Parameter Description

| Parameter | Values | Description                            |  |
|-----------|--------|----------------------------------------|--|
| width     | ≥ 1    | Word length of a, b, c, sum, and carry |  |

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| str                 | Synthesis model | DesignWare               |

Table 1-4 Simulation Models

| Model                        | Function                             |
|------------------------------|--------------------------------------|
| DW01.DW01_CSA_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw01/src/DW01_csa_sim.vhd | VHDL simulation model source code    |
| dw/dw01/src_ver/DW01_csa.v   | Verilog simulation model source code |

The addition is done without carry propagation, resulting in fast, constant-time operation and yielding a result in redundant carry-save representation. The sum and carry outputs can be added together to form the final (nonredundant) sum or they can be fed into another instance of DW01\_csa to form a hierarchical summation tree.

Figure 1-1 shows an example application that uses two instances of DW01\_csa and one instance of DW01\_add to compute the sum a+b+c+d with only one carry propagation, which is faster and smaller than using three instances of DW01\_add.

Figure 1-1 Example Application



# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP Documentation Overview

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW01_csa_inst is
  generic ( inst_width : INTEGER := 8 );
  port ( inst_a : in std_logic_vector(inst_width-1 downto 0);
         inst_b
                   : in std_logic_vector(inst_width-1 downto 0);
         inst c
                    : in std_logic_vector(inst_width-1 downto 0);
                   : in std_logic;
         inst ci
         carry_inst : out std_logic_vector(inst_width-1 downto 0);
         sum_inst : out std_logic_vector(inst_width-1 downto 0);
         co inst
                  : out std_logic );
end DW01 csa inst;
architecture inst of DW01_csa_inst is
begin
  -- Instance of DW01_csa
  U1 : DW01_csa
    generic map ( width => inst_width )
    port map ( a => inst_a, b => inst_b, c => inst_c, ci => inst_ci,
               carry => carry_inst, sum => sum_inst, co => co_inst );
end inst;
-- pragma translate_off
configuration DW01_csa_inst_cfg_inst of DW01_csa_inst is
  for inst
  end for; -- inst
end DW01_csa_inst_cfg_inst;
-- pragma translate_on
```

### **HDL Usage Through Component Instantiation - Verilog**

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com