



# DW02\_prod\_sum

#### Generalized Sum of Products

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

- Parameterized number of inputs
- Parameterized word length

### **Applications**

- Digital filtering
- Matrix multiplication
- Graphics



### **Description**

DW02\_prod\_sum performs a summation of a set of products ( $A(i) \times B(i)$ ).

Table 1-1 Pin Description

| Pin Name | Width                                | Direction | Function                                 |
|----------|--------------------------------------|-----------|------------------------------------------|
| Α        | $A\_width \times num\_inputs$ bit(s) | Input     | Concatenated input data                  |
| В        | $B_width \times num_inputs$ bit(s)   | Input     | Concatenated input data                  |
| тс       | 1 bit                                | Input     | Two's complement 0 = unsigned 1 = signed |
| SUM      | SUM_width bit(s)                     | Output    | Sum of products                          |

Table 1-2 Parameter Description

| Parameter  | Values           | Description        |
|------------|------------------|--------------------|
| A_width    | ≥ 1              | Word length of A   |
| B_width    | ≥ 1 <sup>a</sup> | Word length of B   |
| num_inputs | ≥ 1              | Number of inputs   |
| SUM_width  | ≥ 1              | Word length of SUM |

a. For nbw implementation,  $A\_width + B\_width \le 36$ . Due to concern of implementation selection run time, a limitation is set for  $A\_width$  and  $B\_width$ .

Table 1-3 Synthesis Implementations<sup>a</sup>

| Implementation | Function                                                                                           | License Feature Required |
|----------------|----------------------------------------------------------------------------------------------------|--------------------------|
| pparch         | Delay-optimized flexible Booth Wallace                                                             | DesignWare               |
| apparch        | Area-optimized flexible architecture that can be optimized for area, for speed, or for area, speed | DesignWare               |

a. During synthesis, Design Compiler will select the appropriate architecture for your constraints. However, you may force Design Compiler to use any architectures described in this table. For more, see *DesignWare Building Block IP User Guide* 

Table 1-4 Obsolete Synthesis Implementations<sup>a</sup>

| Implementation | Function                                                                                                                                | Replacement Implementation |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| csa            | Carry-save array synthesis model                                                                                                        | pparch                     |
| wall           | Booth-recoded Wallace-tree synthesis model <sup>b</sup>                                                                                 | pparch                     |
| nbw            | Either a non-Booth ( $A\_width + B\_width \le 41$ ) or a Booth Wallace-tree ( $A\_width + B\_width > 41$ ) synthesis model <sup>c</sup> | pparch                     |

- a. DC versions and DesignWare EST releases linked to DC versions prior to 2007.03 will still incude these implementations.
- b. In most cases the wall implementation generates both faster and smaller circuits for medium- to large-sized multipliers.
- c. In cases where *A\_width* + *B\_width* ≤ 41, the nbw implementation generates a non-Booth recoded Wallace-tree multiplier. For multipliers having products larger than 41 bits (such as, *A\_width* + *B\_width* > 41) the nbw implementation produces a Booth-recoded multiplier identical to the wall implementation.

**Table 1-5** Simulation Models

| Model                             | Function                             |
|-----------------------------------|--------------------------------------|
| DW02.DW02_PROD_SUM_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw02/src/DW02_prod_sum_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW02_prod_sum.v        | Verilog simulation model source code |

The equation for SUM is:

$$SUM(k-1:0) = \sum_{j=0}^{N-1} A[(j+1) \times m-1:j \times m] \times B[(j+1) \times n-1:j \times n]$$

where:

$$m = A_width$$
  $n = B_width$   $N = num_inputs$   $k = SUM_width$ 

The set of coefficients to be multiplied and summed must be concatenated into two vectors, each with a length of  $num\_inputs \times A\_width$  and  $num\_inputs \times B\_width$ . These two vectors are connected to the A and B pins.

Internally, DW02\_prod\_sum disassembles the individual words from A and B and then performs the sum of products. The control signal TC determines whether the input and output data is interpreted as unsigned numbers (TC=0) or signed (TC=1).

Figure 1-1 Functional Operation



### **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP Documentation Overview

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW02_prod_sum_inst is
  generic ( inst_A_width : NATURAL := 5;
            inst_B_width : NATURAL := 5;
            inst_num_inputs : POSITIVE := 3;
            inst_SUM_width : NATURAL := 12 );
  port (inst_A : in std_logic_vector
                                   (inst_num_inputs*inst_A_width-1 downto 0);
        inst B
                 : in std_logic_vector
                                    (inst_num_inputs*inst_B_width-1 downto 0);
        inst TC : in std logic;
        SUM_inst : out std_logic_vector(inst_SUM_width-1 downto 0) );
end DW02_prod_sum_inst;
architecture inst of DWO2_prod_sum_inst is
begin
  -- Instance of DW02_prod_sum
  U1 : DW02 prod sum
    generic map (A_width => inst_A_width, B_width => inst_B_width,
                 num_inputs => inst_num_inputs, SUM_width => inst_SUM_width )
    port map (A => inst A, B => inst B, TC => inst TC, SUM => SUM inst);
end inst;
-- pragma translate off
configuration DW02_prod_sum_inst_cfg_inst of DW02_prod_sum_inst is
  for inst
  end for; -- inst
end DW02_prod_sum_inst_cfg_inst;
-- pragma translate on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW02_prod_sum_inst( inst_A, inst_B, inst_TC, SUM_inst );

parameter A_width = 5;
parameter B_width = 5;
parameter num_inputs = 3;
parameter SUM_width = 12;

input [num_inputs*A_width-1 : 0] inst_A;
input [num_inputs*B_width-1 : 0] inst_B;
input inst_TC;
output [SUM_width-1 : 0] SUM_inst;

// Instance of DW02_prod_sum

DW02_prod_sum #(A_width, B_width, num_inputs, SUM_width)
    U1 ( .A(inst_A), .B(inst_B), .TC(inst_TC), .SUM(SUM_inst) );
endmodule
```

## **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com