



# DW03\_bictr\_decode

## Up/Down Binary Counter with Output Decode

Version, STAR and Download Information: IP Directory

### **Features and Benefits**

- Up/down count control
- Asynchronous reset
- Loadable count register
- Counter enable
- Terminal count flag

# Description

DW03\_bictr\_decode is a general-purpose up/down counter whose outputs are binary decoded.



Table 1-1 Pin Description

| Pin Name  | Width              | Direction | Function                                 |
|-----------|--------------------|-----------|------------------------------------------|
| data      | width              | Input     | Counter load input                       |
| up_dn     | 1                  | Input     | High for count up and low for count down |
| load      | 1                  | Input     | Enable data load to counter, active low  |
| cen       | 1                  | Input     | Count enable, active high                |
| clk       | 1                  | Input     | Clock                                    |
| reset     | 1                  | Input     | Counter reset, active low                |
| count_dec | 2 <sup>width</sup> | Output    | Binary decoded count value               |
| tercnt    | 1                  | Output    | Terminal count flag                      |

**Table 1-2** Parameter Description

| Parameter | Values | Function                |
|-----------|--------|-------------------------|
| width     | ≥ 1    | Width of data input bus |

### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| str                 | Synthesis model | DesignWare               |

#### Table 1-4 Simulation Models

| Model                                 | Function                             |
|---------------------------------------|--------------------------------------|
| DW03.DW03_BICTR_DECODE_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW03_bictr_decode_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW03_bictr_decode.v        | Verilog simulation model source code |

Table 1-5 Counter Operation Truth Table

| reset | load | cen | up_dn | Operation  |
|-------|------|-----|-------|------------|
| 0     | Х    | Х   | Х     | Reset      |
| 1     | 0    | Х   | X     | Load       |
| 1     | 1    | 0   | Х     | Standby    |
| 1     | 1    | 1   | 0     | Count down |
| 1     | 1    | 1   | 1     | Count up   |

The counter is *width* bits wide, and has  $2^{width}$  states from "000...0" to "111...1". The counter is clocked on the positive edge of clk.

The reset, active low, provides for an asynchronous reset of the counter to "000...0". If the reset pin is connected to '1', then the reset logic is not synthesized, resulting in a smaller and faster counter.

The up\_dn input controls whether the counter counts up (up\_dn HIGH) or down (up\_dn LOW), starting on the next positive edge of clk.

The counter is loaded with data by asserting load (LOW) and applying data to data. The data load operation is synchronous with respect to the positive edge of clk.

When the count enable pin, cen, is HIGH, the counter is active. When cen is LOW, the counter is disabled, and count remains at the same value.

The count\_dec is an output bus that ranges from  $2^{width-1}$  to 0.

The tercnt is an output flag that is asserted one state before the count rolls over. When counting up, tercnt is HIGH at count\_dec = "100...000". When counting down, tercnt is HIGH at count\_dec = "000.....001".

### **Timing Diagrams**

Figure 1-1 through Figure 1-4 show various timing diagrams for DW03\_bictr\_decode.

Figure 1-1 Functional Operation: Reset, Load, and Count Enable



Figure 1-2 Functional Operation: Up and Down Counting



Figure 1-3 Functional Operation: Terminal Count Flag



Figure 1-4 Functional Operation: Effect on Terminal Count



## **Related Topics**

- Logic Sequential Overview
- DesignWare Building Block IP Documentation Overview

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW03_bictr_decode_inst is
  generic (inst_width : POSITIVE := 8);
  port (inst_data
                      : in std_logic_vector(inst_width-1 downto 0);
                      : in std_logic;
        inst_up_dn
        inst load
                      : in std logic;
                      : in std_logic;
        inst_cen
        inst_clk
                      : in std_logic;
                     : in std logic;
        inst reset
        count_dec_inst : out std_logic_vector(2**inst_width-1 downto 0);
        tercnt inst : out std logic);
end DW03 bictr decode inst;
architecture inst of DW03_bictr_decode_inst is
begin
  -- Instance of DW03_bictr_decode
  U1 : DW03 bictr decode
    generic map ( width => inst width )
    port map ( data => inst_data, up_dn => inst_up_dn,
              load => inst_load, cen => inst_cen, clk => inst_clk,
              reset => inst reset, count dec => count dec inst,
              tercnt => tercnt_inst );
end inst;
-- pragma translate_off
configuration DW03 bictr decode inst cfg inst of DW03 bictr decode inst is
  for inst
  end for; -- inst
end DW03 bictr decode inst cfg inst;
-- pragma translate_on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW03_bictr_decode_inst(inst_data, inst_up_dn,
                                inst load, inst cen, inst clk,
                                inst_reset, count_dec_inst, tercnt_inst );
  parameter width = 8;
  input [width-1 : 0] inst_data;
  input inst_up_dn;
  input inst_load;
  input inst_cen;
  input inst_clk;
  input inst_reset;
  output [(1<<width)-1: 0] count_dec_inst;</pre>
  output tercnt_inst;
  // Instance of DW03 bictr decode
    DW03_bictr_decode #(width)
      U1 ( .data(inst_data), .up_dn(inst_up_dn), .load(inst_load),
           .cen(inst_cen), .clk(inst_clk), .reset(inst_reset),
           .count_dec(count_dec_inst), .tercnt(tercnt_inst));
endmodule
```

### Copyright Notice and Proprietary Information

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com