



# DW03\_lfsr\_dcnto

# LFSR Counter with Dynamic Count-to Flag

Version, STAR and Download Information: IP Directory

### **Features and Benefits**

- Dynamically programmable count-to value that indicates when the counter reaches a specified value
- High speed, area-efficient
- Asynchronous reset
- Terminal count

# **Description**

DW03\_lfsr\_dcnto is a programmable word-length up counter with a dynamic count-to flag.



Table 1-1 Pin Description

| Pin Name | Width        | Direction | Function                               |
|----------|--------------|-----------|----------------------------------------|
| data     | width bit(s) | Input     | Input data                             |
| count_to | width bit(s) | Input     | Input count_to_bus                     |
| load     | 1 bit        | Input     | Input load data to counter, active low |
| cen      | 1 bit        | Input     | Input count enable                     |
| clk      | 1 bit        | Input     | Clock                                  |
| reset    | 1 bit        | Input     | Asynchronous reset, active low         |
| count    | width bit(s) | Output    | Output count bus                       |
| tercnt   | 1 bit        | Output    | Output terminal count                  |

**Table 1-2** Parameter Description

| Parameter | Legal Range <sup>a</sup> | Description            |
|-----------|--------------------------|------------------------|
| width     | 1 to 50                  | Word length of counter |

a. The upper bound of the legal range is a guideline to ensure reasonable compile times

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| str                 | Synthesis model | DesignWare               |

#### Table 1-4 Simulation Models

| Model                               | Function                             |
|-------------------------------------|--------------------------------------|
| DW03.DW03_LFSR_DCNTO_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW03_lfsr_dcnto_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW03_lfsr_dcnto.v        | Verilog simulation model source code |

**Table 1-5** Counter Operation Truth Table

| reset | load | cen | Operation |
|-------|------|-----|-----------|
| 0     | Х    | Х   | Reset     |
| 1     | 0    | 1   | Load      |
| 1     | Х    | 0   | Standby   |
| 1     | 1    | 1   | Count up  |

DW03\_lfsr\_dcnto implements a counter as LFSR (linear feedback shift register), which also acts as a pseudorandom counter constructed as primitive characteristic polynomials.

The shift register is fed back from two or more taps. The number of taps does not increase with a large counter *width*.

A LFSR counter runs faster than a binary counter in synchronous systems because the first bit is calculated and the remaining bits are shifted.

DW03\_lfsr\_dcnto can be used for built-in test circuitry in VLSI chips and used as a modulus counter. Refer to Figure 1-1 on page 3.

### **Counter Function**

The width is a generic parameter with an integer value ranging from 1 to 50.

The counter is loaded with data by asserting load (LOW) and applying data to data. The data load operation is synchronous with respect to the positive edge of clk.

The count\_to is an input of pseudorandom binary sequences that ranges from *width*–1 to 0. Refer to the Logic–Sequential Overview, Table 1 for a listing of the primitive polynomials.

When the count enable pin, cen, is HIGH, the counter is active. When cen is LOW, the counter is disabled, and count remains at the same value.

The reset, active low, is an asynchronous reset signal. When reset is LOW, the counter output is "00...00". When reset is HIGH, the counter operates normally.

The count is the output port of pseudorandom binary sequences, ranging from width-1 to 0. A value of  $2^{width-2}$  ("11...11") is an illegal state; therefore, the counter stops at "11...11".

The terent is an output terminal count signal, active high. The terent output goes HIGH for one clock cycle to indicate the different number of clock cycles between starting count to count\_to value.

Figure 1-1 Counter Application: "count\_to"



## **Timing Diagrams**

Figure 1-2 and Figure 1-3 show various timing conditions for DW03\_lfsr\_dcnto.

Figure 1-2 Functional Operation: load and count\_enable sequence



Figure 1-3 Functional Operation: reset and count\_to sequence



# **Related Topics**

- Logic Sequential Overview
- DesignWare Building Block IP Documentation Overview

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW03_lfsr_dcnto_inst is
  generic (inst width : INTEGER := 8);
  port (inst_data
                    : in std_logic_vector(inst_width-1 downto 0);
        inst_count_to : in std_logic_vector(inst_width-1 downto 0);
        inst load : in std logic;
                     : in std_logic;
        inst cen
        inst_clk
                      : in std_logic;
        inst reset : in std logic;
        count_inst : out std_logic_vector(inst_width-1 downto 0);
        tercnt inst : out std logic);
end DW03 lfsr dcnto inst;
architecture inst of DW03_lfsr_dcnto_inst is
begin
  -- Instance of DW03_lfsr_dcnto
  U1 : DW03_lfsr_dcnto
    generic map ( width => inst width )
    port map ( data => inst_data, count_to => inst_count_to,
               load => inst_load, cen => inst_cen, clk => inst_clk,
               reset => inst reset, count => count inst,
               tercnt => tercnt_inst );
end inst;
-- pragma translate_off
configuration DW03_lfsr_dcnto_inst_cfg_inst of DW03_lfsr_dcnto_inst is
  for inst
  end for; -- inst
end DW03 lfsr dcnto inst cfg inst;
-- pragma translate_on
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW03_lfsr_dcnto_inst( inst_data, inst_count_to,
                              inst load, inst cen, inst clk,
                              inst_reset, count_inst, tercnt_inst );
  parameter width = 8;
  input [width-1 : 0] inst_data;
  input [width-1 : 0] inst_count_to;
  input inst_load;
  input inst_cen;
  input inst_clk;
  input inst_reset;
  output [width-1 : 0] count_inst;
  output tercnt_inst;
  // Instance of DW03 lfsr dcnto
  DW03_lfsr_dcnto #(width)
    U1 ( .data(inst_data), .count_to(inst_count_to),
         .load(inst_load), .cen(inst_cen), .clk(inst_clk),
         .reset(inst_reset), .count(count_inst), .tercnt(tercnt_inst) );
endmodule
```

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com