



# DW03\_pipe\_reg

## Pipeline Register

Version, STAR and Download Information: IP Directory

### **Features and Benefits**

Parameterized data width and depth



## **Description**

DW03\_pipe\_reg is a set of *width*-bit wide registers connected in series to form a pipeline shift register *depth* levels deep.

Table 1-1 Pin Description

| Pin Name | Width        | Direction | Function        |
|----------|--------------|-----------|-----------------|
| Α        | width bit(s) | Input     | Input data bus  |
| clk      | 1 bit        | Input     | Clock           |
| В        | width bit(s) | Output    | Output data bus |

### **Table 1-2** Parameter Description

| Parameter | Values | Description            |  |
|-----------|--------|------------------------|--|
| depth     | ≥ 1    | Depth of registers     |  |
| width     | ≥ 1    | Width of A and B buses |  |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| str                 | Synthesis model | DesignWare               |

### Table 1-4 Simulation Models

| Model                             | Function                             |  |
|-----------------------------------|--------------------------------------|--|
| DW03.DW03_PIPE_REG_CFG_SIM        | Design unit name for VHDL simulation |  |
| dw/dw03/src/DW03_pipe_reg_sim.vhd | VHDL simulation model source code    |  |
| dw/sim_ver/DW03_pipe_reg.v        | Verilog simulation model source code |  |

This component is composed of a simple array of D flip-flops connected in series by their D and Q pins. Setup and hold constraints are relative to the rising edge of clock signal clk and are technology dependent.

Because this pipeline register has no reset pin, data output B is unknown for the first *depth*–1 clock cycles after startup (the pipeline register's latency is *depth*–1 clock cycles).

## **Timing Diagram**

Figure 1-1 Timing Waveforms for Pipeline Register



## **Related Topics**

- Memory Registers Overview
- DesignWare Building Block IP Documentation Overview

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW03_pipe_reg_inst is
  generic ( inst_depth : INTEGER := 8;
            inst_width : INTEGER := 8 );
  port ( inst_A : in std_logic_vector(inst_width-1 downto 0);
         inst_clk : in std_logic;
         B_inst : out std_logic_vector(inst_width-1 downto 0) );
end DW03_pipe_reg_inst;
architecture inst of DW03_pipe_reg_inst is
begin
  -- Instance of DW03_pipe_reg
 U1 : DW03_pipe_reg
    generic map ( depth => inst_depth, width => inst_width )
    port map ( A => inst_A, clk => inst_clk, B => B_inst );
end inst;
-- pragma translate off
configuration DW03_pipe_reg_inst_cfg_inst of DW03_pipe_reg_inst is
  for inst
  end for; -- inst
end DW03_pipe_reg_inst_cfg_inst;
-- pragma translate_on
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW03_pipe_reg_inst( inst_A, inst_clk, B_inst );

parameter depth = 8;
parameter width = 8;

input [width-1 : 0] inst_A;
input inst_clk;
output [width-1 : 0] B_inst;

// Instance of DW03_pipe_reg

DW03_pipe_reg #(depth, width)
    U1 ( .A(inst_A), .clk(inst_clk), .B(B_inst) );
endmodule
```

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com