



# DW\_bc\_8

# Boundary Scan Cell Type BC\_8

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

- IEEE Standard 1149.1-2001 compliant
- Synchronous or asynchronous scan cells with respect to tck
- Supports the standard instructions: EXTEST, SAMPLE/PRELOAD, and BYPASS
- Supports the optional instructions RUNBIST, CLAMP, and HIGHZ

### Description

DW\_bc\_8 is a boundary scan cell that can be used to control and observe both input and output data. This component is intended to be used with DW\_bc\_2 boundary scan cell to form a bidirectional cell. The DW\_bc\_8 cell controls the input and output and the DW\_bc\_2 cell controls the enable of the bidirectional pad. It lacks the INTEST supports and is used to observe the signal at the corresponding input even while operating in output mode.



The Boundary Scan Description Language (BSDL) description of this cell is of type BC\_8 described in the BSDL package STD\_1149\_1\_2001.

Table 1-1 Pin Description

| Pin Name    | Width | Direction | Function                                                                                     |
|-------------|-------|-----------|----------------------------------------------------------------------------------------------|
| capture_clk | 1 bit | Input     | Clocks data into the capture stage                                                           |
| update_clk  | 1 bit | Input     | Clocks data into the update stage                                                            |
| capture_en  | 1 bit | Input     | Enable for data clocked into the capture stage, active low                                   |
| update_en   | 1 bit | Input     | Enable for data clocked into the update stage, active high                                   |
| shift_dr    | 1 bit | Input     | Enables the boundary scan chain to shift data one stage toward its serial output (tdo)       |
| mode        | 1 bit | Input     | Determines whether data_out is controlled by the boundary scan cell or by the data_in signal |
| si          | 1 bit | Input     | Serial path from the previous boundary scan cell                                             |
| pin_input   | 1 bit | Input     | IC system input pin                                                                          |
| output_data | 1 bit | Input     | IC output logic signal                                                                       |

Table 1-1 Pin Description (Continued)

| Pin Name | Width | Direction | Function                                   |
|----------|-------|-----------|--------------------------------------------|
| ic_input | 1 bit | Output    | Connected to IC input logic                |
| data_out | 1 bit | Output    | Output data                                |
| so       | 1 bit | Output    | Serial path to the next boundary scan cell |

Table 1-2 Synthesis Implementations

| Implementation Name | Function        | License Feature Required           |
|---------------------|-----------------|------------------------------------|
| str                 | Synthesis model | DesignWare or Test-IEEE-STD-1149-1 |

The DW\_bc\_8 cell may be synchronous or asynchronous with respect to tck (Test Clock system pin), depending on the port connections. Table 1-4 on page 3 lists the connections for asynchronous boundary scan chains. Table 1-5 on page 3 lists the connections for synchronous boundary scan chains.

The mode signal gives the Test Access Port (TAP) instructions control of the boundary scan cell. Table 1-3 lists the required values of the mode signal for each of the TAP instructions that DW\_bc\_8 supports. The INTEST instruction is not supported if the cell is used as an output cell.

Table 1-3 Mode Signal Generation for DW\_bc\_8

| Instruction    | Mode for Output Cell |
|----------------|----------------------|
| EXTEST         | 1                    |
| SAMPLE/PRELOAD | 0                    |
| CLAMP          | 1                    |
| RUNBIST        | X                    |
| BYPASS         | 0                    |
| HIGHZ          | Х                    |

Table 1-4 lists the connections for asynchronous boundary scan chains.

Table 1-4 Port Connections for Asynchronous Boundary Scan Chains

| DW_bc_8 Port Name | Connection                                                           |
|-------------------|----------------------------------------------------------------------|
| capture_clk       | clock_dr from TAP controller                                         |
| update_clk        | update_dr from TAP controller                                        |
| capture_en        | Logic zero                                                           |
| update_en         | Logic one                                                            |
| shift_dr          | shift_dr from TAP controller                                         |
| mode              | Mode generation logic                                                |
| si                | so from previous boundary scan cell                                  |
| pin_input         | System input pin for input cells or IC output logic for output cells |
| output_data       | IC output logic                                                      |
| ic_input          | IC input logic                                                       |
| data_out          | System output pin                                                    |
| so                | si of next boundary scan cell                                        |

Table 1-5 lists the connections for synchronous boundary scan chains.

Table 1-5 Port Connections for Synchronous Boundary Scan Chains

| DW_bc_8 Port Name | Connection                                                           |
|-------------------|----------------------------------------------------------------------|
| capture_clk       | tck from system pin                                                  |
| update_clk        | tck_n from system pin                                                |
| capture_en        | sync_capture_en from TAP controller                                  |
| update_en         | sync_update_dr from TAP controller                                   |
| shift_dr          | shift_dr from TAP controller                                         |
| mode              | Mode generation logic                                                |
| si                | so from previous boundary scan cell                                  |
| pin_input         | System input pin for input cells or IC output logic for output cells |
| output_data       | IC output logic                                                      |

#### Table 1-5 Port Connections for Synchronous Boundary Scan Chains (Continued)

| DW_bc_8 Port Name | Connection                    |
|-------------------|-------------------------------|
| ic_input          | IC input logic                |
| data_out          | System output pin             |
| so                | si of next boundary scan cell |

# **Related Topics**

- Application Specific JTAG Overview
- DesignWare Building Block IP Documentation Overview

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_Foundation_comp_arith.all;
entity DW_bc_8_inst is
  port (inst_capture_clk : in std_logic;
        inst update clk : in std logic;
        inst_capture_en : in std_logic;
        inst_update_en : in std_logic;
        inst_shift_dr : in std_logic;
        inst_mode
                        : in std_logic;
        inst_si
                        : in std_logic;
        inst_pin_input : in std_logic;
        inst_output_data : in std_logic;
        ic_input_inst : out std_logic;
        data_out_inst
                        : out std logic;
                        : out std_logic );
        so_inst
end DW_bc_8_inst;
architecture inst of DW_bc_8_inst is
begin
  -- Instance of DW_bc_8
  U1 : DW bc 8
 port map (capture_clk => inst_capture_clk,
            update_clk => inst_update_clk,
            capture en => inst capture en,
            update_en => inst_update_en,
            shift_dr => inst_shift_dr,
            mode
                      => inst mode,
                      => inst_si,
            si
            pin_input => inst_pin_input,
            output_data => inst_output_data,
            ic_input
                      => ic_input_inst,
            data out
                      => data out inst,
                       => so_inst );
            SO
end inst;
-- pragma translate off
configuration DW_bc_8_inst_cfg_inst of DW_bc_8_inst is
  for inst
  end for; -- inst
end DW_bc_8_inst_cfg_inst;
-- pragma translate on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW_bc_8_inst(inst_capture_clk, inst_update_clk, inst_capture_en,
                    inst update en, inst shift dr, inst mode, inst si,
                    inst_pin_input, inst_output_data, ic_input_inst,
                    data out inst, so inst );
  input inst_capture_clk;
  input inst update clk;
  input inst_capture_en;
  input inst_update_en;
  input inst_shift_dr;
  input inst_mode;
  input inst_si;
  input inst_pin_input;
  input inst_output_data;
  output ic_input_inst;
  output data_out_inst;
  output so_inst;
  // Instance of DW_bc_8
  DW_bc_8
    U1 (.capture_clk(inst_capture_clk),
        .update_clk(inst_update_clk),
        .capture_en(inst_capture_en),
        .update_en(inst_update_en),
        .shift_dr(inst_shift_dr),
        .mode(inst_mode),
        .si(inst_si),
        .pin_input(inst_pin_input),
        .output_data(inst_output_data),
        .ic_input(ic_input_inst),
        .data_out(data_out_inst),
        .so(so_inst));
endmodule
```

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com