



# DW\_bc\_9

## Boundary Scan Cell Type BC\_9

Version, STAR and Download Information: IP Directory

### **Features and Benefits**

- IEEE Standard 1149.1-2001 compliant
- Synchronous or asynchronous scan cells with respect to tck
- Supports the standard instructions: EXTEST, INTEST, SAMPLE/PRELOAD, and BYPASS
- Supports the optional instructions RUNBIST, CLAMP, and HIGHZ

## **Description**

DW\_bc\_9 is a boundary scan cell is an output cell that observes the signal at the corresponding pin for EXTEST and observes the signal driven from the system logic for INTEST and SAMPLE. It allows a connected system network both to

pin\_input
si

mode1 data\_out
mode2 so
shift\_dr
output\_data
capture\_en
update\_en
update\_clk
>capture\_clk

be driven and captured at the same pin, thus allowing such networks to be tested for shorts to others even when there are no other connected boundary scan device pins.

The Boundary Scan Description Language (BSDL) description of this cell is of type bc\_9 described in the BSDL package STD\_1149\_1\_2001.

Table 1-1 Pin Description

| Pin Name    | Width | Direction | Function                                                                                     |
|-------------|-------|-----------|----------------------------------------------------------------------------------------------|
| capture_clk | 1 bit | Input     | Clocks data into the capture stage                                                           |
| update_clk  | 1 bit | Input     | Clocks data into the update stage                                                            |
| capture_en  | 1 bit | Input     | Enable for data clocked into the capture stage, active low                                   |
| update_en   | 1 bit | Input     | Enable for data clocked into the update stage, active high                                   |
| shift_dr    | 1 bit | Input     | Enables the boundary scan chain to shift data one stage toward its serial output (tdo)       |
| mode1       | 1 bit | Input     | Determines whether data_out is controlled by the boundary scan cell or by the data_in signal |
| mode2       | 1 bit | Input     | Determines whether data_out is controlled by the boundary scan cell or by the data_in signal |
| si          | 1 bit | Input     | Serial path from the previous boundary scan cell                                             |
| pin_input   | 1 bit | Input     | IC system input pin                                                                          |
| output_data | 1 bit | Input     | IC output logic signal                                                                       |

Table 1-1 Pin Description (Continued)

| Pin Name | Width | Direction | Function                                   |
|----------|-------|-----------|--------------------------------------------|
| data_out | 1 bit | Output    | Output data                                |
| so       | 1 bit | Output    | Serial path to the next boundary scan cell |

Table 1-2 Synthesis Implementations

| Implementation Name | Function        | License Feature Required           |
|---------------------|-----------------|------------------------------------|
| str                 | Synthesis model | DesignWare or Test-IEEE-STD-1149-1 |

The DW\_bc\_9 cell may be synchronous or asynchronous with respect to tck (Test Clock system pin), depending on the port connections. Table 1-4 on page 3 lists the connections for asynchronous boundary scan chains. Table 1-5 on page 3 lists the connections for synchronous boundary scan chains.

The mode1 and mode2 signal gives the Test Access Port (TAP) instructions control of the boundary scan cell. Table 1-3 on page 2 lists the required values of the mode1 and mode2 signal for each of the TAP instructions that DW\_bc\_9 supports. The INTEST instruction is not supported if the cell is used as an output cell.

Table 1-3 Mode Signal Generation for DW\_bc\_9

| Instruction | Mode1 | Mode2 |
|-------------|-------|-------|
| EXTEST      | 1     | 1     |
| SAMPLE      | Х     | 0     |
| PRELOAD     | 0     | 0     |
| CLAMP       | Х     | 1     |
| INTEST      | 0     | 1     |
| RUNBIST     | Х     | 1     |
| BYPASS      | 0     | 0     |

Table 1-4 lists the connections for asynchronous boundary scan chains.

Table 1-4 Port Connections for Asynchronous Boundary Scan Chains

| DW_bc_9 Port Name | Connection                                                           |
|-------------------|----------------------------------------------------------------------|
| capture_clk       | clock_dr from TAP controller                                         |
| update_clk        | update_dr from TAP controller                                        |
| capture_en        | Logic zero                                                           |
| update_en         | Logic one                                                            |
| shift_dr          | shift_dr from TAP controller                                         |
| mode1             | Mode1 generation logic                                               |
| mode2             | Mode2 generation logic                                               |
| si                | so from previous boundary scan cell                                  |
| pin_input         | System input pin for input cells or IC output logic for output cells |
| output_data       | IC output logic                                                      |
| data_out          | System output pin                                                    |
| so                | si of next boundary scan cell                                        |

Table 1-5 lists the connections for synchronous boundary scan chains.

Table 1-5 Port Connections for Synchronous Boundary Scan Chains

| DW_bc_9 Port Name | Connection                                                           |
|-------------------|----------------------------------------------------------------------|
| capture_clk       | tck from system pin                                                  |
| update_clk        | tck_n from system pin                                                |
| capture_en        | sync_capture_en from TAP controller                                  |
| update_en         | sync_update_dr from TAP controller                                   |
| shift_dr          | shift_dr from TAP controller                                         |
| mode1             | Mode1 generation logic                                               |
| mode2             | Mode2 generation logic                                               |
| si                | so from previous boundary scan cell                                  |
| pin_input         | System input pin for input cells or IC output logic for output cells |

### Table 1-5 Port Connections for Synchronous Boundary Scan Chains (Continued)

| DW_bc_9 Port Name | Connection                    |
|-------------------|-------------------------------|
| output_data       | IC output logic               |
| data_out          | System output pin             |
| so                | si of next boundary scan cell |

# **Related Topics**

- Application Specific JTAG Overview
- DesignWare Building Block IP Documentation Overview

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_Foundation_comp_arith.all;
entity DW_bc_9_inst is
  port (inst_capture_clk : in std_logic;
        inst update clk : in std logic;
        inst_capture_en : in std_logic;
        inst_update_en : in std_logic;
        inst_shift_dr : in std_logic;
                        : in std_logic;
        inst_mode1
        inst_mode2
                        : in std_logic;
        inst si
                        : in std logic;
        inst_pin_input : in std_logic;
        inst_output_data : in std_logic;
        data out inst : out std logic;
                        : out std_logic );
        so_inst
end DW_bc_9_inst;
architecture inst of DW_bc_9_inst is
begin
  -- Instance of DW_bc_9
  U1 : DW bc 9
   port map (capture_clk => inst_capture_clk,
             update_clk => inst_update_clk,
              capture en => inst capture en,
              update_en => inst_update_en,
              shift dr => inst shift dr,
              mode1
                        => inst mode1,
              mode2
                        => inst_mode2,
              si
                        => inst_si,
              pin_input => inst_pin_input,
              output_data => inst_output_data,
              data out => data out inst,
                         => so_inst );
              SO
end inst;
-- pragma translate off
configuration DW_bc_9_inst_cfg_inst of DW_bc_9_inst is
  for inst
  end for; -- inst
end DW_bc_9_inst_cfg_inst;
-- pragma translate on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW_bc_9_inst(inst_capture_clk, inst_update_clk, inst_capture_en,
                    inst_update_en, inst_shift_dr, inst_mode1, inst_mode2,
                    inst_si, inst_pin_input, inst_output_data, data_out_inst,
                    so inst );
  input inst_capture_clk;
  input inst_update_clk;
  input inst capture en;
  input inst_update_en;
  input inst_shift_dr;
  input inst_mode1;
  input inst_mode2;
  input inst_si;
  input inst pin input;
  input inst_output_data;
  output data_out_inst;
  output so_inst;
  // Instance of DW_bc_9
  DW bc 9
    U1 (.capture_clk(inst_capture_clk),
        .update_clk(inst_update_clk),
        .capture_en(inst_capture_en),
        .update_en(inst_update_en),
        .shift_dr(inst_shift_dr),
        .model(inst_model),
        .mode2(inst_mode2),
        .si(inst_si),
        .pin_input(inst_pin_input),
        .output_data(inst_output_data),
        .data_out(data_out_inst),
        .so(so_inst));
endmodule
```

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com