



# DW\_div

## Combinational Divider

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

- Parameterized word lengths
- Unsigned and signed (two's complement) data operation
- Remainder or modulus as second output
- Inferable using a function call
- Multiple architectures for area/performance trade-offs

# a quotient remainder divide\_by\_0 b

# **Description**

DW\_div is a combinational integer divider with both quotient and remainder outputs. This component divides the dividend a by the divisor b to produce the quotient and remainder. Optionally, the remainder output computes the modulus.

Table 1-1 Pin Description

| Pin Name    | Width                 | Direction | Function                |  |
|-------------|-----------------------|-----------|-------------------------|--|
| a           | a_width bit(s)        | Input     | Dividend                |  |
| b           | <i>b_width</i> bit(s) | Input     | Divisor                 |  |
| quotient    | a_width bit(s)        | Output    | Quotient                |  |
| remainder   | <i>b_width</i> bit(s) | Output    | Remainder / modulus     |  |
| divide_by_0 | 1 bit                 | Output    | Indicates if b equals 0 |  |

**Table 1-2** Parameter Description

| Parameter | Values               | Description                                                |  |
|-----------|----------------------|------------------------------------------------------------|--|
| a_width   | ≥ 1                  | Word length of a                                           |  |
| b_width   | ≥ 1                  | Word length of b                                           |  |
| tc_mode   | 0 or 1<br>Default: 0 | Two's- complement control.  0 = unsigned  1 = signed       |  |
| rem_mode  | 0 or 1<br>Default: 1 | Remainder output control.  0 = a mod b  1 = a rem b, a % b |  |

Table 1-3 Synthesis Implementations<sup>a</sup>

| Implementation Name | Function                                                   | License Feature |
|---------------------|------------------------------------------------------------|-----------------|
| rpl                 | Restoring ripple-carry divider synthesis model             | None            |
| cla                 | Restoring carry-look-ahead divider synthesis model         | DesignWare      |
| cla2                | Radix-4 restoring carry-look-ahead divider synthesis model | DesignWare      |
| cla3                | Radix-8 restoring carry-look-ahead divider synthesis model | DesignWare      |
| mlt <sup>b</sup>    | Multiplicative divider synthesis model                     | DesignWare      |

- a. During synthesis, Design Compiler will select the appropriate architecture for your constraints. However, you may force
  Design Compiler to use one of the architectures described in this table. For details, refer to the *DesignWare Building*Block IP User Guide.
- b. The 'mlt' implementation is only useful when the divisor is small. So, this implementation is only valid when the *b\_width* parameter (size of the divisor) is no greater than 10.

Table 1-4 Simulation Models

| Model                      | Function                             |  |
|----------------------------|--------------------------------------|--|
| DW02.DW_DIV_CFG_SIM        | Design unit name for VHDL simulation |  |
| dw/dw02/src/DW_div_sim.vhd | VHDL simulation model source code    |  |
| dw/sim_ver/DW_div.v        | Verilog simulation model source code |  |

#### **Functional Description**

Table 1-5 Functional Description

| tc_mode | rem_mode | а                    | b                    | quotient                    | remainder                         |
|---------|----------|----------------------|----------------------|-----------------------------|-----------------------------------|
| 0       | 0        | a (unsigned)         | b (unsigned)         | int(a/b) (unsigned)         | a mod b (unsigned)                |
| 0       | 1        | a (unsigned)         | b (unsigned)         | int(a/b) (unsigned)         | a rem b, a % b (unsigned)         |
| 1       | 0        | a (two's complement) | b (two's complement) | int(a/b) (two's complement) | a mod b (two's complement)        |
| 1       | 1        | a (two's complement) | b (two's complement) | int(a/b) (two's complement) | a rem b, a % b (two's complement) |

The parameter *tc\_mode* determines whether the data of the inputs a and b and the outputs quotient and remainder are interpreted as unsigned (*tc\_mode*=0) or two's-complement (*tc\_mode*=1) numbers.

The parameter *rem\_mode* determines whether the output remainder corresponds to the division remainder (*rem\_mode*=1) or to the modulus (*rem\_mode*=0) as defined in the IEEE Standard 1076-1993 VHDL Language Reference Manual.

The modulus is different from the remainder only for two's complement division in VHDL. There, the modulus ("mod") has the sign of the divisor while the remainder ("rem") has the sign of the dividend. In Verilog, the modulus ("%") is actually the division remainder, which has the sign of the dividend.

The quotient and remainder outputs are defined as follows:

```
quotient = int (a/b)
For rem_mode = 1 (remainder):
    remainder = a rem b = a - int (a/b) x b

If a and b have the same sign for rem_mode = 0 (modulus), then the following is true:
    remainder = a mod b = a - int (a/b) x b

Otherwise, the following is true:
    remainder = a mod b = a + ceil (|a/b|) x b
```

#### Example

```
7 rem 4 = 3 7 mod 4 = 3

7 rem -4 = 3 7 mod -4 = -1

-7 rem -4 = -3 -7 mod -4 = -3

-7 mod -4 = -3
```

## **Out-of-Range Results**

In the case of dividing by zero, the divide\_by\_0 output is set to 1 and the quotient is saturated to the maximum positive value if a is positive and to the minimum negative value if a is negative. The remainder is equal to a.



A divide by zero warning message is generated each time the b input changes to the value zero. This warning can be disabled for Verilog simulations by defining the Verilog macro, DW\_SUPPRESS\_WARN, either in the test bench or on the simulator command line (such as, +define+DW\_SUPPRESS\_WARN+).

## Example (two's complement):

```
"0010" / "0000" = "0111"
"0010" rem "0000" = "0010"
"1110" / "0000" = "1000"
"1110" rem "0000" = "1110"
```

In the case of dividing the minimum negative value by -1, the quotient would be one larger than the maximum representable positive value (overflow). The quotient is then set to the minimum negative value

(corresponds to correct value in unsigned representation) and the remainder is set to 0. Note that this is the only case in which division of a negative number by a negative number does not result in a positive number.

#### Example (two's complement):

```
"1000" / "1111" = "1000"
"1000" rem "1111" = "0000"
```

# **Application Examples**

#### **Fixed-Point Arithmetic**

For operands that are in integer.fraction format, the fraction width of the quotient is the fraction width of the dividend minus the fraction width of the divisor.

#### Example

```
110.01011 / 00100.101 = 000001.01
```

#### Rounding

DW\_div truncates fractions to produce an integer quotient. To round to the nearest integer value, concatenate a fraction bit of zero to the least significant end of the dividend. The resulting quotient has a one-bit fraction. Add one-half to round the quotient to the nearest integer.

#### VHDL Example

```
signal quot_temp : unsigned(width downto 0);
quot_temp <= (a & '0') / b + 1;
quot <= quot_temp(width downto 1);</pre>
```

# Verilog Example

```
wire frac;
assign {quot, frac} = DWF_div_uns ({a, 1'b0}, b) + 1;
```

## Reciprocal

To compute the reciprocal of a number, simply divide 1.00...0 (represented by a one and b\_width-1 zeroes) by the number.

# **Division by a Normalized Number**

When the divisor is normalized (its MSB is always one in unsigned numbers), DW\_div will be better optimized if the MSB of the divisor is explicitly connected to a one (it is hard wired at the divider input) instead of being implicitly always one (it comes out of logic).

In two's complement normalized numbers, the second-most significant bit is always the inverse of the sign bit (MSB). There, best optimization results for DW\_div are achieved by explicitly connecting the inverted sign bit to the second-most significant bit of the divisor.

#### VHDL Example

```
quot_uns <= a / ('1' & b(width-2 downto 0);
quot tc <= a / (b(width-1) & not b(width-1) & b(width-3 downto 0));</pre>
```

#### Verilog Example

```
assign quot_uns = DWF_div_uns (a, {1'b1, b[width-2 : 0]);
assign quot_tc = DWF_div_tc a, {b[width-1], ~b[width-1], b[width-3 : 0]});
```

#### **Unsigned-Signed Divider**

DW\_div can only perform either unsigned or signed division (specified by parameter *tc\_mode*). If a divider is required that can do both (selectable by a to pin), extend both inputs by one bit (zero-extend for unsigned numbers and sign-extend for two's complement numbers depending on the to pin) and perform a signed division.

#### VHDL Example

```
signal quot_ext : signed(width downto 0);
quot_ext <= ((tc and a(width-1)) & a) / ((tc and b(width-1)) & b);
quot <= quot_ext(width-1 downto 0);</pre>
```

#### Verilog Example

# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP Documentation Overview

# **HDL Usage Through Operator Inferencing - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.std_logic_arith.all;
use DWARE.DW Foundation arith.all;
entity DW_div_oper is
  generic (width: positive:= 8);
  port (a
                       : in std_logic_vector(width-1 downto 0);
                       : in std_logic_vector(width-1 downto 0);
         quotient_uns : out std_logic_vector(width-1 downto 0);
         quotient_tc : out std_logic_vector(width-1 downto 0);
         remainder_uns : out std_logic_vector(width-1 downto 0);
         remainder tc : out std logic vector(width-1 downto 0);
         modulus_uns : out std_logic_vector(width-1 downto 0);
         modulus_tc : out std_logic_vector(width-1 downto 0));
end DW div oper;
architecture oper of DW_div_oper is
begin
  -- operators for unsigned/signed quotient, remainder and modulus
  quotient_uns <= unsigned(a) / unsigned(b);
  quotient_tc <= signed(a) / signed(b);</pre>
  remainder_uns <= unsigned(a) rem unsigned(b);</pre>
  remainder_tc <= signed(a) rem signed(b);</pre>
  modulus uns <= unsigned(a) mod unsigned(b);
 modulus_tc <= signed(a) mod signed(b);</pre>
end oper;
```

# **HDL Usage Through Operator Inferencing - Verilog**

# **HDL Usage Through Function Inferencing - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.std_logic_arith.all;
use DWARE.DW_Foundation_arith.all;
entity DW_div_func is
  generic ( width : positive := 8);
  port (a
                       : in std_logic_vector(width-1 downto 0);
                       : in std_logic_vector(width-1 downto 0);
         quotient uns : out std logic vector(width-1 downto 0);
         quotient_tc : out std_logic_vector(width-1 downto 0);
         remainder_uns : out std_logic_vector(width-1 downto 0);
         remainder_tc : out std_logic_vector(width-1 downto 0);
         modulus_uns : out std_logic_vector(width-1 downto 0);
         modulus tc
                      : out std_logic_vector(width-1 downto 0));
end DW div func;
architecture func of DW_div_func is
begin
  -- function calls for unsigned/signed quotient, remainder and modulus
  quotient_uns <= std_logic_vector(DWF_div (unsigned(a), unsigned(b)));
  quotient_tc <= std_logic_vector(DWF_div (signed(a), signed(b)));
  remainder_uns <= std_logic_vector(DWF_rem (unsigned(a), unsigned(b)));
  remainder_tc <= std_logic_vector(DWF_rem (signed(a), signed(b)));
  modulus_uns <= std_logic_vector(DWF_mod (unsigned(a), unsigned(b)));</pre>
  modulus tc
                <= std_logic_vector(DWF_mod (signed(a), signed(b)));</pre>
end func;
```

## **HDL Usage Through Function Inferencing - Verilog**

```
module DW_div_func (a, b, quotient_uns, quotient_tc, remainder_uns,
                    remainder tc, modulus uns, modulus tc);
 parameter width = 8;
  input
        [width-1 : 0] a;
  input [width-1:0] b;
  output [width-1: 0] quotient_uns;
  output [width-1 : 0] quotient_tc;
  output [width-1:0] remainder_uns;
  output [width-1 : 0] remainder_tc;
  output [width-1 : 0] modulus_uns;
  output [width-1 : 0] modulus_tc;
  // pass "a_width" and "b_width" parameters to the inference functions
 parameter a width = width;
 parameter b_width = width;
  // Please add search_path = search_path + {synopsys_root + "/dw/sim_ver"}
  // to your .synopsys_dc.setup file (for synthesis) and add
  // +incdir+$SYNOPSYS/dw/sim_ver+ to your verilog simulator command line
  // (for simulation).
  `include "DW div function.inc"
  // function calls for unsigned/signed quotient, remainder and modulus
  assign quotient uns = DWF div uns (a, b);
  assign quotient_tc
                      = DWF_div_tc (a, b);
  assign remainder_uns = DWF_rem_uns (a, b); // corresponds to "%" in Verilog
  assign remainder_tc = DWF_rem_tc (a, b); // corresponds to "%" in Verilog
  assign modulus_uns = DWF_mod_uns (a, b); // corresponds to "mod" in VHDL
  assign modulus_tc = DWF_mod_tc (a, b); // corresponds to "mod" in VHDL
```

endmodule

10

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_Foundation_comp_arith.all;
entity DW_div_inst is
  generic ( width
                    : positive := 8;
            tc_mode : natural := 0;
            rem_mode : natural := 1);
                     : in std_logic_vector(width-1 downto 0);
  port (a
                     : in std_logic_vector(width-1 downto 0);
         quotient
                    : out std_logic_vector(width-1 downto 0);
         remainder : out std_logic_vector(width-1 downto 0);
         divide_by_0 : out std_logic);
end DW_div_inst;
architecture inst of DW_div_inst is
begin
  -- instance of DW_div
  U1 : DW_div
    generic map ( a_width => width, b_width => width,
                  tc_mode => tc_mode, rem_mode => rem_mode)
    port map ( a \Rightarrow a, b \Rightarrow b,
               quotient => quotient, remainder => remainder,
               divide_by_0 => divide_by_0);
end inst;
-- pragma translate_off
configuration DW div inst cfg inst of DW div inst is
  for inst
  end for;
end DW_div_inst_cfg_inst;
-- pragma translate_on
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW_div_inst (a, b, quotient, remainder, divide_by_0);
                     = 8;
  parameter width
  parameter to mode = 0;
  parameter rem_mode = 1; // corresponds to "%" in Verilog
  input [width-1: 0] a;
  input [width-1:0] b;
  output [width-1: 0] quotient;
  output [width-1 : 0] remainder;
  output
                       divide_by_0;
  // Please add +incdir+$SYNOPSYS/dw/sim_ver+ to your verilog simulator
  // command line (for simulation).
  // instance of DW div
  DW_div #(width, width, tc_mode, rem_mode)
    U1 (.a(a), .b(b),
        .quotient(quotient), .remainder(remainder),
        .divide_by_0(divide_by_0));
endmodule
```

## **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com