



# DW ecc

## **Error Checking and Correction**

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

- Parameterized word width
- Generates check bits for new data written, and corrects corrupt data for read and read-modify-write cycles
- Supports scrubbing
- Flags to indicate if an error was detected, and if the error is not correctable
- Flow-through architecture for speed and flexibility
- Error syndrome output for error logging



#### **Applications**

- Highly-available and fault-tolerant mini-computers, personal computers, workstations, and mainframes
- Robust data buffering for data and telecommunications
- Error correcting and checking in peripherals, such as devices with embedded buffers
- Error correcting of external DRAM or SRAM buffers

## **Description**

DW\_ecc implements a single-error correction, double-error detection (SECDED) error correction code (ECC) over a parameterized range of word widths.

Table 1-1 Pin Description

| Pin Name  | Width        | Direction | Function                                                                                                                                                |  |
|-----------|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| gen       | 1 bit        | Input     | Suppresses correction in write mode (gen = 1) and generates check bits. Enables correction when in read mode (gen = 0) and correct_n is asserted (low). |  |
| correct_n | 1 bit        | Input     | Enables correction of correctable words, active low                                                                                                     |  |
| datain    | width bits   | Input     | Input data word to check (check mode), or data from which check bits are generated (generate mode)                                                      |  |
| chkin     | chkbits bits | Input     | Check bits input for error analysis on read                                                                                                             |  |

Table 1-1 Pin Description (Continued)

| Pin Name   | Width        | Direction | Function                                                                                                                                                                                                                       |
|------------|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| err_detect | 1 bit        | Output    | Indicates that an error has been detected, active high. Location of error is specified by the error syndrome.                                                                                                                  |
| err_multpl | 1 bit        | Output    | Indicates that the error detected is a multiple-bit error and, therefore, uncorrectable                                                                                                                                        |
| dataout    | width bits   | Output    | Output data. May be corrected if an error is detected and correct_n is asserted.                                                                                                                                               |
| chkout     | chkbits bits | Output    | When gen = 1, chkout contains the check bits generated from datain.  When gen = 0 and synd_sel = 0, chkout is the corrected or uncorrected data from chkin.  When gen = 0 and synd_sel = 1, chkout is the error syndrome value |

**Table 1-2** Parameter Description

| Parameter | Values    | Description                                                                                                                                                                                                           |  |
|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| width     | 4 to 8178 | Width of input and output data buses                                                                                                                                                                                  |  |
| chkbits   | 5 to 14   | Width of check bits input and output buses, calculated from <i>width</i> according to Table 1-6 on page 3                                                                                                             |  |
| synd_sel  | 0 or 1    | Selects function of chkout when gen = 0.  If $synd\_sel = 0$ and $gen = 0$ , then chkout is the corrected or uncorrected data from chkin.  If $synd\_sel = 1$ and $gen = 0$ , then chkout is the error syndrome value |  |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| str <sup>a</sup>    | Synthesis model | DesignWare               |
| rtl <sup>b</sup>    | Synthesis model | DesignWare               |

- a. For Design Compiler versions prior to 2009.06-SP1, the "str" implementation is used when *chkbits* is set to a value of '10' or less; "str" is not available for 2009.06-SP1 or later versions.
- b. As of Design Compiler version 2009.06-SP1, "rtl" is the only synthesis implementation available and it supports all word sizes. Prior to 2009.06-SP1, the "rtl" implementation is used when *chkbits* is set to a value of '11' or greater.

Table 1-4 Simulation Model

| Model                      | Function                             |  |
|----------------------------|--------------------------------------|--|
| DW04.DW_ECC_CFG_SIM        | Design unit name for VHDL simulation |  |
| dw/dw04/src/DW_ecc_sim.vhd | VHDL simulation model source code    |  |

Table 1-4 Simulation Model (Continued)

| Model               | Function                             |
|---------------------|--------------------------------------|
| dw/sim_ver/DW_ecc.v | Verilog simulation model source code |

Table 1-5 Error Checking and Correcting Truth Table

| gen | correct_n | Mode                       | err_detect | err_multpl | Error Status / Action                          |
|-----|-----------|----------------------------|------------|------------|------------------------------------------------|
| 1   | 0         | Write; correction disabled | 0          | 0          | Detection and correction are disabled          |
| 1   | 1         | Write; correction disabled | 0          | 0          | Detection and correction are disabled          |
| 0   | 0         | Read; correction enabled   | 0          | 0          | No error                                       |
| 0   | 0         | Read; correction enabled   | 1          | 0          | Error detected, corrected                      |
| 0   | 0         | Read; correction enabled   | 1          | 1          | Multiple errors detected, data not modified    |
| 0   | 1         | Read; correction disabled  | 0          | 0          | No error                                       |
| 0   | 1         | Read; correction disabled  | 1          | 0          | Single-bit error detected, data not modified   |
| 0   | 1         | Read; correction disabled  | 1          | 1          | Multiple-bit error detected, data not modified |

Table 1-6 Minimum Number of Check Bits Required

| width        | chkbits |
|--------------|---------|
| 4 to 11      | 5       |
| 12 to 26     | 6       |
| 27 to 57     | 7       |
| 58 to 120    | 8       |
| 121 to 247   | 9       |
| 248 to 502   | 10      |
| 503 to 1013  | 11      |
| 1014 to 2036 | 12      |
| 2037 to 4083 | 13      |
| 4084 to 8178 | 14      |

DW\_ecc uses additional bits (check bits) in each word of storage (for example, in RAM). The check bits are encoded and written when the data bits are written. When the word is read, the check bits can be used to determine whether one or more bits are in error and, if the error is a single-bit error, which bit contains the error.

DW\_ecc guarantees detection of all one or two bit errors (including check bits). DW\_ecc also guarantees correction of all single-bit errors (including check bit errors). DW\_ecc does not guarantee error detection if more than two bits of a word (including check bits) are in error. In fact, if more than two bits of a word are in error, the error syndrome may match the error syndrome of a single-bit error, causing DW\_ecc to miscorrect a single-bit error that does not exist.

Figure 1-1 DW\_ecc Block Diagram for synd\_sel = 1



Figure 1-2 DW\_ecc Block Diagram for synd\_sel = 0



## **Writing to Memory**

To generate check bits to be written to memory, set the input gen=1 and apply the data (for which check bits are to be generated) to the datain inputs. This permits the data to propagate to the dataout outputs unchanged while the appropriate check bits are generated and output on the chkout port. Because DW\_ecc is in the generate mode (gen=1), the error flag outputs are disabled (err\_detect=0 and err\_multpl=0).

#### **Reading from Memory**

When the signal gen=0 (indicating a read operation), the check bits are computed from the datain inputs, and XORed with the chkin inputs to form the error syndrome. If all bits of the syndrome are 0, then there is no error (recomputed check bits are the same as chkin inputs). If one or more syndrome bits are 1, then an error is detected as indicated by a the output err\_detect=1. If the error is not correctable, then the output err\_multpl=1 also. If parameter <code>synd\_sel=1</code> and the input signal <code>gen=0</code>, then the error syndrome appears at the chkout output. The syndrome indicates which bit is in error, or whether multiple bits are in error, and is useful in systems where it is desirable to keep a log of which bits are chronically in error. Figure 1-1 on page 4 is a block diagram of DW\_ecc when <code>synd\_sel=1</code>.

When correction is enabled (correct\_n=0 and gen=0) and a correctable error is detected (indicated by err\_detect=1 and err\_multpl=0), the data bit in error is corrected as it passes from datain to dataout. If the error is in the check bits and parameter  $synd\_sel=0$ , then the check bit in error is corrected as it passes from chkin to chkout. If the error is not correctable (indicated by err\_multpl=1), data passes unchanged from datain to dataout, and (if  $synd\_sel=0$ ) check bits pass unchanged from chkin to chkout. Figure 1-2 on page 4 is a block diagram of DW\_ecc when parameter  $synd\_sel=0$ .

When correction is disabled for a read operation, (correct\_n=1 and gen=0), data passes unchanged from datain to dataout and, if <code>synd\_sel=0</code>, check bits pass unchanged from chkin to chkout. However, the status outputs, <code>err\_detect</code> and <code>err\_multpl</code> properly indicate the presence and the correctability of errors. This mode of operation may be useful to control the use of correction; for example, in the case where data is to be corrected only when a bus fault is detected by the CPU.

DW\_ecc implements single-error correction and double error detection (SECDEC). Therefore, when a two-bit error is encountered, both err\_detect and err\_multpl are high. Single-bit errors, however, are correctable, as indicated by err\_detect high and err\_multpl low. These conditions are illustrated in Table 1-5 on page 3.

## **Parameter Sizing**

The number of check bits generated depends on the width of the data word. Table 1-6 on page 3 indicates the minimum number of check bits generated given the parameter *width*. The number of check bits must be passed via the *chkbits* parameter. If a value less than the value in Table 1-6 is passed for *chkbits*, synthesis fails to build this component properly.

#### **Initializing Test Bench Memories With ECC Check Bits**

The Verilog function, DWF\_ecc\_gen\_chkbits, is provided in the file, \$SYNOPSYS/dw/sim\_ver/DW\_ecc\_function.inc. This function can be used in initial blocks to calculate check bits for the initialization of memories before simulation begins. In order to allow the function to be used with multiple configurations of DW\_ecc, it accepts the data width and check bit width values as arguments along with the data to calculate check bits on and always returns a 16-bit result. For example if the three check bits are to be calculated on an eight bit data value in the variable my\_data, the function call might look like this:

```
`include "DW_ecc_function.inc"
  initial begin : initialize_stuff
  reg [15:0] dummy_chkbits;
  dummy_chkbits = DWF_ecc_gen_chkbits(8, 5, my_data);
  my_check_bits = dummy_chkbits[4:0];
end // initialize_stuff
```

This assumes that the variable my\_check\_bits is declared as a "reg" variable of size 5 bits and that the directory \$SYNOPSYS/dw/sim\_ver has been added to the simulator's include search path.

The DWF\_ecc\_gen\_chkbits function is configured, by default, to support data widths up to 2048 bits. This can be changed by defining the Verilog macro, DW\_ecc\_func\_max\_width, up to the maximum allowed by the DW\_ecc component.

The DWF\_ecc\_gen\_chkbits function is provided for simulation only and is not capable of synthesis.

The DW\_ecc\_function.inc file contains a comment header that has additional information including the function argument descriptions. See "Header Information for DW\_ecc\_function.inc" on page 10 for the contents of this header.

## **Related Topics**

- Application Specific Data Integrity Overview
- DesignWare Building Block IP Documentation Overview

## **HDL Usage Through Component Instantiation - VHDL**

```
library ieee, DWARE;
use ieee.std logic 1164.all;
use DWARE.DW_foundation_comp.all;
entity DW_ecc_inst is
  generic (wdth: integer := 64;
          cbts: integer := 8 );
  port (allow_correct_n : in std_logic;
       wr_data_sys
                      : in std_logic_vector(wdth-1 downto 0);
       rd data mem
                        : in std_logic_vector(wdth-1 downto 0);
                        : in std_logic_vector(cbts-1 downto 0);
       rd checkbits
       rd_error
                        : out std_logic;
        real bad rd error : out std logic;
       wr checkbits
                        : out std logic vector(cbts-1 downto 0);
        rd data sys
                        : out std logic vector(wdth-1 downto 0);
        error syndrome : out std logic vector(cbts-1 downto 0) );
end DW_ecc_inst;
architecture inst of DW_ecc_inst is
  signal logic_0, logic_1 : std_logic;
  signal bus_of_0s : std_logic_vector(cbts-1 downto 0);
begin
  -- instance of dw_ecc for memory reads, uses rd_data_mem
  -- and rd checkbits to derive corrected data on rd data sys,
  -- error flags on rd error & real bad rd error, and error
  -- syndrome value on error_syndrome
  U1 : dw ecc
    generic map (wdth, cbts, 1)
    port map (logic_0,
                                 -- gen tied low for read
              allow_correct_n, -- correct_n from system
                                -- datain from memory
              rd_data_mem,
              rd checkbits,
                                -- chkin also from memory
                                -- error flag to system
              rd error,
              real_bad_rd_error, -- error flag for multi errors
              rd data sys,
                                -- read data (corrected if allowed)
              error_syndrome); -- error syndrome for logging
  logic 0 <= '0';
  -- instance of dw_ecc for memory writes, uses wr_data_sys to
  -- generate wr checkbits; output ports err detect, err multpl, and
  -- dataout are not connected
  U2 : dw ecc
    generic map ( width => wdth, chkbits => cbts, synd_sel => 0 )
```

#### **HDL Usage Through Component Instantiation - Verilog**

```
module DW ecc inst(allow correct n, wr data sys, rd data mem,
                   rd checkbits, rd error, real bad rd error,
                   wr_checkbits, rd_data_sys, error_syndrome);
                        // 64-bit data busses
 parameter wdth = 64;
                         // 8-bit check field
 parameter cbts = 8;
  input allow correct n;
  input [wdth-1:0] wr_data_sys, rd_data_mem;
  input [cbts-1:0] rd_checkbits;
  output rd_error, real_bad_rd_error;
  output [wdth-1:0] rd_data_sys;
  output [cbts-1:0] wr_checkbits, error_syndrome;
  // instance of DW_ecc for memory reads, uses rd_data_mem
  // and rd checkbits to derive corrected data on rd data sys,
  // error flags on rd error & real bad rd error, and error
  // syndrome value on error_syndrome
 DW_ecc #(wdth,cbts,1)
                                          // gen tied low for read
   U1 (.gen(1'b0),
        .correct_n( allow_correct_n ),
                                         // correct_n from system
        .datain( rd_data_mem ),
                                         // datain from memory
        .chkin( rd checkbits ),
                                         // chkin also from memory
        .err_detect( rd_error ),
                                         // error flag to system
        .err_multpl( real_bad_rd_error ), // severe error flag to system
        .dataout (rd data sys),
                                         // read data (corrected if allowed)
        .chkout( error_syndrome ) );  // error syndrome for logging
  // instance of DW ecc fro memory writes, uses wr data sys to
  // generate wr_checkbits
 DW ecc #(wdth,cbts,0)
   U2(1'b1,
                               // gen tied high for write
                               // correct n not needed (tied high)
       1'b1,
      wr_data_sys,
                               // datain from system bus
       { cbts{1'b0} },
                               // chkin bus not needed (tied low)
                               // no error flag for writes
                               // no multi error flag for writes
                              // no data modification for writes
      wr checkbits );
                              // check bits written to memory
endmodule
```

10

#### Header Information for DW\_ecc\_function.inc

```
//
// NOTE: THIS FUNCTION IS NOT FOR SYNTHESIS. It is provided for use in
        initializing ECC check bits for memories at time zero of simu-
//
//
        lations (such as in an initial block with 'for' loops).
//
//
// Function: DWF_ecc_gen_chkbits
//
//
      Calculates the check bits to be used with the data passed (based on
      the data width and check bit width arguments passed) that are directly
//
//
      compatible with the logic of the DW_ecc design with parameter values
//
      that match the same data and check bit width values.
// Arguments:
      width: number of data bits to calculate check bits from (integer)
      chkbits: number of check bits to be generated (integer)
//
//
      data in : data bits to be used to calculate check bits from (vector
//
               of size `DW_ecc_func_max_width)
//
// Returns:
//
      16-bit value with the specified number of check bits in the low
//
      order bits.
//
//
// The Verilog macro, DW ecc func max width should be set to a value that
// is equal to or greater than the largest value of the width argument passed
// to DWF ecc gen chkbits. Its default setting (if not defined before the
// DWF ecc function.inc file is included) is 2048 but the DW ecc design can
// support widths up to 8178. This macro can also be used in the design
// that includes it to size the vector that is passed as the data_in argument
// of the function call (to avoid lint issues).
// The DW ecc gen chkbits function always returns a 16-bit value, no matter
// how many check bits are specified with the chkbits argument.
//
```

#### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com