



# DW\_fp\_div

### Floating-Point Divider

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

### **Revision History**

- The precision format is parameterizable for either IEEE single, double precision, or a user-defined custom format
- Hardware for denormal numbers of IEEE 754 standard is provided.
- Fully compatible with the IEEE 754 Floating-point standard<sup>1</sup> with proper set of parameters
- Faithful rounding with 1 ulp error is supported by parameter
- DesignWare datapath generator is employed for better timing and area



#### **Description**

DW\_fp\_div is a floating-point divider that divides two floating-point operands: a by b to produce a floating-point quotient, z.

The input rnd is a 3-bit rounding mode (see Rounding Modes in the *Datapath Floating-Point Overview*) and the output status is an 8-bit status flag.

Table 1-1 Pin Description

| Pin Name | Width                          | Direction | Function                                                                                                                                                                          |
|----------|--------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а        | exp_width + sig_width + 1 bits | Input     | Dividend                                                                                                                                                                          |
| b        | exp_width + sig_width + 1 bits | Input     | Divisor                                                                                                                                                                           |
| rnd      | 3 bits                         | Input     | Rounding mode                                                                                                                                                                     |
| z        | exp_width + sig_width + 1 bits | Output    | Quotient of A/B                                                                                                                                                                   |
| status   | 8 bits                         | Output    | <ul> <li>Status flags corresponding to z; for details, see STATUS Flags in the Datapath Floating-Point Overview</li> <li>status[7]: Indicates divide-by-zero operation</li> </ul> |

**Table 1-2** Parameter Description

| Parameter | Values                       | Description                                                                  |
|-----------|------------------------------|------------------------------------------------------------------------------|
| sig_width | 4 to 253 bits<br>Default: 23 | Word length of fraction field of floating-point numbers $$ a, $$ b, and $$ z |

1. For more information, see IEEE 754 Compatibility in the *Datapath Floating-Point Overview*.

**Table 1-2** Parameter Description (Continued)

| Parameter       | Values                     | Description                                                                                                                                                                                                            |
|-----------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| exp_width       | 3 to 31 bits<br>Default: 8 | Word length of biased exponent of floating-point numbers $$ a, b, and $z$                                                                                                                                              |
| ieee_compliance | 0 or 1<br>Default: 0       | When 1, the generated architecture includes the use of denormals and NaNs                                                                                                                                              |
| faithful_round  | 0 or 1<br>Default: 0       | Select the faithful rounding that admits maximum 1 ulp error.  0: Support all rounding modes described in the <i>Datapath Floating-Point Overview</i> .  1: Results have 1 <i>ulp</i> error (see Table 1-5 on page 3). |

Table 1-3 Synthesis Implementations<sup>a</sup>

| Implementation Name | Function                                                                                                                                                                         | License Feature Required |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| rtl                 | Synthesis model (Digit-recurrence Method)                                                                                                                                        | DesignWare               |
| str                 | Synthesis model (Multiplicative Method)  NOTE: This implementation is disabled when sig_width ≤ 10. In this scenario, use the rtl implementation because it provides better QoR. | DesignWare               |

a. During synthesis, Design Compiler will select the appropriate architecture for your constraints. However, you may force Design Compiler to use any architectures described in this table. For more, see *DesignWare Building Block IP User Guide* 

Table 1-4 Simulation Models

| Model                         | Function                             |
|-------------------------------|--------------------------------------|
| DW02.DW_FP_DIV_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw02/src/DW_fp_div_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_fp_div.v        | Verilog simulation model source code |

Table 1-5 summarizes the error ranges with the rounding modes supported by DW\_fp\_div. The output of DW\_fp\_div, z, is a rounded value from the internal calculated value, so there exists a numerical error between z and the actual value of a/b. Depending on the rounding modes, the error ranges are slightly different, but the absolute error range of less than 1 ulp is guaranteed.

Table 1-5 Error Ranges ( $\mathcal{E} = z - a/b$ )

| faithful_round | RND | Mode                  | Error (E)                                                                         | Absolute Error IEI  |
|----------------|-----|-----------------------|-----------------------------------------------------------------------------------|---------------------|
| 0              | 0   | Round to Nearest Even | $-0.5 \ ulp \le \ \epsilon \le \ 0.5 \ ulp^a$                                     | ε  ≤ 0.5 <i>ulp</i> |
|                | 1   | Round to Zero         | -1 ulp $< \epsilon \le 0$ if $z > 0$<br>$0 \le \epsilon < 1$ ulp if $z < 0$       | ε  < 1 <i>ulp</i>   |
|                | 2   | Round to +Inf.        | 0≤ ε<1 <i>ulp</i>                                                                 | ε  < 1 <i>ulp</i>   |
|                | 3   | Round to -Inf.        | -1 <i>ulp</i> < ε ≤ 0                                                             | ε  < 1 <i>ulp</i>   |
|                | 4   | Round to Nearest Up   | $-0.5 \ ulp < \varepsilon \le 0.5 \ ulp$                                          | ε  ≤ 0.5 <i>ulp</i> |
|                | 5   | Round Away from Zero  | $0 \le \varepsilon < 1$ ulp if $z > 0$<br>-1 ulp $< \varepsilon \le 0$ if $z < 0$ | ε  < 1 <i>ulp</i>   |
| 1              |     | -                     | -1 ulp < ε < 0.5 ulp                                                              | ε  < 1 <i>ulp</i>   |

a.  $\varepsilon = \pm 0.5$  *ulp* depends on the position of the nearest even floating-point number.

DW\_fp\_div provides the hardware for denormal numbers and NaNs of IEEE 754 standard. If the parameter ieee\_compliance is turned off, denormal numbers are considered as zeros, and NaNs are considered as Infinity. Otherwise, denormal numbers and NaNs become effective and additional hardware for the division of denormal numbers is integrated.

For more information about the floating-point system defined for all the DW\_fp components, including status flag bits, and integer and floating-point formats, refer to the *Datapath Floating-Point Overview*.

## **Related Topics**

- Datapath Floating-Point Overview
- DesignWare Building Block IP Documentation Overview

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_Foundation_comp.all;
-- If using numeric types from std logic arith package,
-- comment the preceding line and uncomment the following line:
-- use DWARE.DW_Foundation_comp_arith.all;
entity DW_fp_div_inst is
  generic (
    inst_sig_width
                          : POSITIVE := 23;
    inst_exp_width
                          : POSITIVE := 8;
    inst_ieee_compliance : INTEGER := 0
  );
 port (
    inst a
                : in std_logic_vector(inst_sig_width+inst_exp_width downto 0);
                : in std_logic_vector(inst_sig_width+inst_exp_width downto 0);
    inst b
                : in std_logic_vector(2 downto 0);
    inst_rnd
    z inst
                : out std_logic_vector(inst_sig_width+inst_exp_width downto 0);
    status_inst : out std_logic_vector(7 downto 0)
  );
end DW fp div inst;
architecture inst of DW fp div inst is
begin
  -- Instance of DW_fp_div
  U1 : DW_fp_div
  generic map (
    sig_width => inst_sig_width,
    exp width => inst exp width,
    ieee_compliance => inst_ieee_compliance
  port map (
    a => inst_a,
    b => inst_b,
    rnd => inst rnd,
    z \Rightarrow z inst,
    status => status_inst
  );
end inst;
```

```
-- pragma translate_off
configuration DW_fp_div_inst_cfg_inst of DW_fp_div_inst is
   for inst
   end for;
end DW_fp_div_inst_cfg_inst;
-- pragma translate_on
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW_fp_div_inst( inst_a, inst_b, inst_rnd, z_inst, status_inst );

parameter sig_width = 23;
parameter exp_width = 8;
parameter ieee_compliance = 0;

input [sig_width+exp_width : 0] inst_a;
input [sig_width+exp_width : 0] inst_b;
input [2 : 0] inst_rnd;
output [sig_width+exp_width : 0] z_inst;
output [7 : 0] status_inst;

// Instance of DW_fp_div

DW_fp_div #(sig_width, exp_width, ieee_compliance) U1
( .a(inst_a), .b(inst_b), .rnd(inst_rnd), .z(z_inst), .status(status_inst)
);
endmodule
```

# **Revision History**

| Date      | Release       | Updates                                                                                       |  |
|-----------|---------------|-----------------------------------------------------------------------------------------------|--|
| July 2017 | M-2016.12-SP5 | ■ For STAR 9001189734, added Note to description of str implementation in Table 1-3 on page 2 |  |
|           |               | ■ Added this Revision History table                                                           |  |

## **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com