



# DW\_pl\_reg

# Pipeline Register

Version, STAR and Download Information: IP Directory

### **Features and Benefits**

- Parameter controlled width
- Parameter controlled logic stages
- Parameter controlled input or output register
- Individual enables per register level
- Auto ungroups itself into its parent design for register retiming



### **Description**

This component is designed to make it easy to pipeline arbitrary logic or arithmetic structures using the register retiming features of Design Compiler (DC). It contains parameter controlled input and output registers which will stay in place at their respective block boundary - they are not allowed to be moved by DC's register retiming features. The use of both input and output registers at the same time is not allowed. (note that input and output register are not available when using DC versions earlier than A-2007.12).

Table 1-1 Pin Description

| Pin Name | Width                       | Direction | Function                                        |
|----------|-----------------------------|-----------|-------------------------------------------------|
| clk      | 1 bit                       | Input     | Clock input                                     |
| rst_n    | 1 bit                       | Input     | Active low reset input (see rst_mode parameter) |
| enable   | stages + in_reg + out_reg-1 | Input     | Bus of enables for each stage of registers      |
| data_in  | width bit(s)                | Input     | Input data bus                                  |
| data_out | width bit(s)                | Output    | Output data bus                                 |

Table 1-2 Parameter Description

| Parameter | Values               | Description                                                                         |  |
|-----------|----------------------|-------------------------------------------------------------------------------------|--|
| width     | > 0<br>Default: 8    | Width of data_in and data_out buses (and all register between data_in and data_out) |  |
| in_reg    | 0 or 1<br>Default: 0 | Input register control 0 => no input register 1 => input register **                |  |

**Table 1-2** Parameter Description (Continued)

| Parameter | Values                  | Description                                                             |  |
|-----------|-------------------------|-------------------------------------------------------------------------|--|
| stages    | 1 to 1024<br>Default: 4 | Controls the number of logic stages in the pipeline.                    |  |
| out_reg   | 0 or 1<br>Default 0     | Output register control 0 => no output register 1 => output register ** |  |
| rst_mode  | 0 or 1<br>Default 0     | Reset type control 0 => asynchronous reset 1 => synchronous reset       |  |

<sup>\*\* -</sup> The parameters in\_reg and out\_reg cannot both be set to 1. In DC versions prior to A-2007.12, input and output registers are not allowed. Thus the value of both in\_reg and out\_reg parameters must be 0 when using DC versions earlier than A-2007.12

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| rtl                 | Synthesis model | DesignWare               |

Table 1-4 Simulation Models

| Model                         | Function                             |
|-------------------------------|--------------------------------------|
| DW03.DW_PL_REG_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW_pl_reg_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_pl_reg.v        | Verilog simulation model source code |

The parameter, stages, refers to the number of logic stages desired after register retiming is performed. The number of register levels is not necessarily the same as the number of logic stages. If no input or output registers are used (i.e. in\_reg = out\_reg = 0), then there is one few register level than logic stages. If either an input register or output register is specified, then the number of register level is the same as the number of logic stages.

The input bus, enable, provides register enables for each level of registers. The least significant bit (bit 0) of the enable bus provides the enable for the register level closest to the input port, data\_in. Conversely, the most significant bit of the enable bus provides the enable for the register closest to the output port, data\_out.

## **Block Diagrams**

An instance of DW\_pl\_reg is placed either at the output or input of a design to be pipelined. DW\_pl\_reg can be used with DW\_lp\_pipe\_mgr to control the register enables or by the designer's register enabling controls.

Figure 1-1 Block Diagram of DW\_pl\_reg



Figure 1-2 Example of DW\_pl\_reg at output (before compile)



Figure 1-3 Example of DW\_pl\_reg at output (after compile)



Figure 1-4 Example of DW\_pl\_reg at input (before compile)



Figure 1-5 Example of DW\_pl\_reg at input (after compile)



Figure 1-6 Neither in\_reg or out\_reg are Specified (before compile)



Figure 1-7 Neither in\_reg or out\_reg are Specified (after compile)



# **Related Topics**

- Memory Registers Overview
- DesignWare Building Block IP Documentation Overview

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.numeric_std.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp.all;
entity DW_pl_reg_inst is
    generic (
     inst_width : NATURAL := 8;
     inst_in_reg : INTEGER := 0; -- ignored in this design (pipe at output)
     inst stages : NATURAL := 4;
     inst_out_reg : INTEGER := 0;
     inst_rst_mode : INTEGER := 0
     );
    port (
     inst_clk : in std_logic;
     inst_rst_n : in std_logic;
     inst_enable : in std_logic_vector(inst_stages+inst_out_reg-2 downto 0);
     inst_data_in : in std_logic_vector(inst_width-1 downto 0);
     data out inst: out std logic vector(inst width-1 downto 0)
    end DW_pl_reg_inst;
architecture inst of DW pl reg inst is
  signal left_side, right_side : UNSIGNED((inst_width/2)-1 downto 0);
  signal product : std_logic_vector(inst_width-1 downto 0);
begin
  -- split input port, inst_data_in into two equal size multiplier operands
  left side <= UNSIGNED(inst data in(inst width-1 downto inst width/2));</pre>
  right_side <= UNSIGNED(inst_data_in((inst_width/2)-1 downto 0));
  -- perform unsigned multiplication
  product <= std logic vector(left side * right side);</pre>
    -- Then, pipeline the module using an instance of DW_pl_reg
    U1 : DW_pl_reg
    generic map ( width => inst_width,
                 in reg \Rightarrow 0,
                 stages => inst_stages,
                out req => inst out req,
                rst mode => inst rst mode )
    port map ( clk => inst_clk,
```

```
rst_n => inst_rst_n,
enable => inst_enable,
data_in => product,
data_out => data_out_inst );
```

end inst;

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW pl reg inst (inst clk, inst rst n, inst enable, inst data in, data out inst
);
parameter width = 12;
parameter in_reg = 0;// ignored in this design (pipe at output)
parameter stages = 4;
parameter out req = 0;
parameter rst_mode = 0;
input inst_clk;
input inst_rst_n;
input [stages+out_reg-2 : 0] inst_enable;
input [width-1 : 0] inst_data_in;
output [width-1 : 0] data_out_inst;
wire [(width/2)-1 : 0] left_side, right_side;
wire [width-1:0]
                       product;
  // split the input bus, inst_data_in into equal size
  // multiply operands
  //
  assign left_side = inst_data_in[width-2 : width/2];
  assign right_side = inst_data_in[(width/2)-1 : 0];
  // perform the unsigned multiply
  assign product = left_side * right_side;
  // Then, pipeline the module using an instance of DW_pl_reg
  //
  DW_pl_reg #(width, 0, stages, out_reg, rst_mode)
      U1 (
          .clk(inst clk),
          .rst_n(inst_rst_n),
          .enable(inst_enable),
          .data in(product),
          .data_out(data_out_inst) );
endmodule
```

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com