



# DW\_sqrt\_pipe

#### Stallable Pipelined Square Root

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

- Parameterized word length
- Unsigned and signed (two's complement) data operation
- Parameterized number of pipeline stages
- Parameterized stall mode (stallable or non-stallable)
- Parameterized reset mode (no reset, asynchronous or synchronous reset)
- Automatic pipeline retiming
- Provides minPower benefits with the DesignWare-LP license.



### **Description**

DW\_sqrt\_pipe is a universal stallable pipelined square root generator. DW\_sqrt\_pipe computes the square root of operand a with a latency of *num\_stages* – 1 clock cycles.

Table 1-1 Pin Description

| Pin Name | Width              | Direction | Function                                                                                            |
|----------|--------------------|-----------|-----------------------------------------------------------------------------------------------------|
| clk      | 1 bit              | Input     | Input clock                                                                                         |
| rst_n    | 1 bit              | Input     | Reset, active-low (not used if parameter rst_mode = 0)                                              |
| en       | 1 bit              | Input     | Register enable, active high (used only if parameter stall_mode = 1)  0 = stall 1 = enable register |
| а        | width bit(s)       | Input     | Radicand                                                                                            |
| root     | (width+1)/2 bit(s) | Output    | Square root                                                                                         |

Table 1-2 Parameter Description

| Parameter  | Values | Description                           |
|------------|--------|---------------------------------------|
| width      | ≥ 2    | Word length of a. Default: None       |
| num_stages | ≥ 2    | Number of pipeline stages. Default: 2 |

**Table 1-2** Parameter Description (Continued)

| Parameter   | Values               | Description                                                                                                                                                                                                                                                                             |  |
|-------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| stall_mode  | 0 or 1<br>Default: 1 | Stall mode 0 = non-stallable, 1 = stallable                                                                                                                                                                                                                                             |  |
| rst_mode    | 0 to 2<br>Default: 1 | Reset mode 0 = no reset, 1 = asynchronous reset, 2 = synchronous reset)                                                                                                                                                                                                                 |  |
| tc_mode     | 0 or 1<br>Default: 0 | Two's Complement mode 0 = unsigned number, 1 = signed number                                                                                                                                                                                                                            |  |
| op_iso_mode | 0 to 4<br>Default: 0 | Operand Isolation Mode (controls datapath gating for minPower flow)  If stall_mode is 0, this parameter is ignored and no isolation is applied.  0 = DC variable (DW_lp_op_iso_mode) can control the op iso mode  1 = 'none'  2 = 'and'  3 = 'or'  4 = preferred isolation style: 'and' |  |

Table 1-3 Synthesis Implementations

| Implementation Name | Implementation                | License Feature Required |
|---------------------|-------------------------------|--------------------------|
| str <sup>a</sup>    | Pipelined str synthesis model | DesignWare               |

a. One of rpl or cla implementation is selected based the constraints of the design.

Table 1-4 Simulation Models

| Model                            | Function                             |  |
|----------------------------------|--------------------------------------|--|
| DW02.DW_SQRT_PIPE_CFG_SIM        | Design unit name for VHDL simulation |  |
| dw/dw02/src/DW_sqrt_pipe_sim.vhd | VHDL simulation model source code    |  |
| dw/sim_ver/DW_sqrt_pipe.v        | Verilog simulation model source code |  |

# **Functional Description**

The parameter *tc\_mode* determines whether the input and output data is interpreted as unsigned (*tc\_mode*=0) or signed (*tc\_mode*=1) numbers.

Automatic pipeline retiming ensures optimal placement of pipeline registers within the square root generator to achieve maximum throughput. The pipeline can be stalled by setting the load enable signal

en=0 (when *stall\_mode*=1). The pipeline registers can either have no reset (*rst\_mode*=0) or an asynchronous (*rst\_mode*=1) or synchronous reset (*rst\_mode*=2) connected to the reset signal rst\_n.

Figure 1-1 Pipeline Retiming



## **Timing Waveform**

Figure 1-2 Waveform 1



Figure 1-3 Waveform 2



 $<sup>^1</sup>$ If parameter stall\_mode=0, then pin en has no effect.

Figure 1-4 Waveform 3



Figure 1-5 Waveform 4



# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP Documentation Overview

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_Foundation_comp_arith.all;
entity DW_sqrt_pipe_inst is
  generic (inst_width
                     : POSITIVE := 2; inst_tc_mode : NATURAL := 0;
          inst num stages : POSITIVE := 2; inst stall mode : NATURAL := 1;
          inst rst mode
                        : NATURAL := 1; inst_op_iso_mode : NATURAL := 0 );
 port (inst_clk : in std_logic;
       inst_rst_n : in std_logic;
       inst_en : in std_logic;
                : in std_logic_vector(inst_width-1 downto 0);
       root_inst : out std_logic_vector((inst_width+1)/2-1 downto 0) );
end DW_sqrt_pipe_inst;
architecture inst of DW sgrt pipe inst is
begin
 -- Instance of DW_sqrt_pipe
 U1 : DW_sqrt_pipe
   generic map (width => inst_width, tc_mode => inst_tc_mode,
                num_stages => inst_num_stages, stall_mode => inst_stall_mode,
                port map (clk => inst clk, rst n => inst rst n, en => inst en,
             a => inst_a, root => root_inst );
end inst;
-- Configuration for use with VSS simulator
-- pragma translate off
configuration DW sgrt pipe inst cfg inst of DW sgrt pipe inst is
  for inst
  end for; -- inst
end DW_sqrt_pipe_inst_cfg_inst;
-- pragma translate_on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW_sqrt_pipe_inst( inst_clk, inst_rst_n, inst_en, inst_a, root_inst );
  parameter inst width = 2;
  parameter inst_tc_mode = 0;
  parameter inst num stages = 2;
  parameter inst_stall_mode = 1;
  parameter inst_rst_mode = 1;
  parameter inst_op_iso_mode = 0;
  input inst_clk;
  input inst_rst_n;
  input inst_en;
  input [inst_width-1 : 0] inst_a;
  output [(inst_width+1)/2-1 : 0] root_inst;
  // Instance of DW_sqrt_pipe
  DW_sqrt_pipe #(inst_width, inst_tc_mode, inst_num_stages,
                 inst_stall_mode, inst_rst_mode, inst_op_iso_mode)
    U1 (.clk(inst_clk),
                          .rst_n(inst_rst_n),
        .en(inst_en), .a(inst_a), .root(root_inst));
endmodule
```

#### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com