



# DW\_square

## Integer Squarer

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

- Parameterized word length
- Unsigned and signed (two's complement) data operation
- Inferable using a function call



## **Description**

DW\_square is an integer numeric squarer.

Table 1-1 Pin Description

| Pin Name | Width            | Direction | Function                                         |
|----------|------------------|-----------|--------------------------------------------------|
| а        | width bit(s)     | Input     | Input data                                       |
| tc       | 1 bit            | Input     | Two's complement control 0 = unsigned 1 = signed |
| square   | 2 × width bit(s) | Output    | Product of (a × a)                               |

**Table 1-2** Parameter Description

| Parameter | Values                 | Description      |
|-----------|------------------------|------------------|
| width     | ≥ 1 bits<br>Default: 8 | Word length of a |

Table 1-3 Synthesis Implementations

| Implementation Name  | Function                                                                                           | License Feature Required |
|----------------------|----------------------------------------------------------------------------------------------------|--------------------------|
| pparch <sup>a</sup>  | Delay-optimized flexible Booth Wallace                                                             | DesignWare               |
| apparch <sup>a</sup> | Area-optimized flexible architecture that can be optimized for area, for speed, or for area, speed | DesignWare               |

a. The 'pparch' (optimized for delay) and 'apparch' (optimized for area) implementations are dynamically generated to best meet your constraints. The 'pparch' and 'apparch' implementations can generate a variety of multiplier (squarer) architectures including Radix-2 non-Booth, Radix-4 non-Booth, Radix-4 Booth recoded and Radix-8 Booth recoded. The 'pparch' and 'apparch' implementations are generated making use of any special arithmetic technology cells that are found to be available in your target technology library. The dc\_shell command, set\_dp\_smartgen\_options, can be used to force specific multiplier (squarer) architectures. For more information on forcing generated arithmetic architectures, use 'man set\_dp\_smartgen\_options' (in dc\_shell) to get a listing of the command options.

Table 1-4 Simulation Models

| Model                         | Function                             |
|-------------------------------|--------------------------------------|
| DW02.DW_SQUARE_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw02/src/DW_square_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_square.v        | Verilog simulation model source code |

Table 1-5 Functional Description

| tc             | а                    | square                                                   |
|----------------|----------------------|----------------------------------------------------------|
| 0 a (unsigned) |                      | Product of a $\times$ a (unsigned)                       |
| 1              | a (two's complement) | Product of a × a (two's complement, but always positive) |

DW\_square multiplies the operand a by itself to generate the product square. The control signal (tc) determines whether the input and output data is interpreted as unsigned (tc=0) or signed (tc=1) numbers.

Since the square of any number is always a positive value, the sign of the result of a signed square (the most significant bit of the output square) is always zero when DW\_square is performing signed squaring (tc=1).

# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP Documentation Overview

### **HDL Usage Through Function Inferencing - VHDL**

```
library IEEE, DWARE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use DWARE.DWpackages.all;
use DWARE.DW_foundation_arith.all;
entity DW_square_func is
  generic ( func_width : NATURAL := 8 );
  port (func_a
                    : in std_logic_vector(func_width-1 downto 0);
         func_tc
                     : in std_logic;
         square_func : out std_logic_vector((2*func_width)-1 downto 0) );
end DW_square_func;
architecture func of DW_square_func is
begin
  -- Functional inference of DW_square
  process (func_a, func_tc)
  begin
    if (func_tc = '0') then
      square_func <= std_logic_vector(DWF_square(unsigned(func_a)) );</pre>
      square_func <= std_logic_vector(DWF_square(signed(func_a)) );</pre>
    end if;
  end process;
end func;
```

### **HDL Usage Through Function Inferencing - Verilog**

```
module DW_square_func( func_a, func_tc, square_func );
  parameter func_width = 8;
  // Pass the width to the function
  parameter width = func_width;
  // Please add search_path = search_path + {synopsys_root + "/dw/sim_ver"}
  // to your .synopsys_dc.setup file (for synthesis) and add
  // +incdir+$SYNOPSYS/dw/sim_ver+ to your verilog simulator command line
  // (for simulation).
  `include "DW_square_function.inc"
  input [func_width-1 : 0] func_a;
  input func_tc;
  output [(2*func_width)-1 : 0] square_func;
  // Funtional inference of DW_square
  assign square_func = (func_tc == 1'b0)?
    DWF_square_uns(func_a) : // for unsigned input
    DWF_square_tc(func_a); // for signed input
endmodule.
```

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_foundation_comp.all;
entity DW_square_inst is
  generic ( inst_width : NATURAL := 8 );
 square_inst : out std_logic_vector((2*inst_width)-1 downto 0) );
end DW_square_inst;
architecture inst of DW_square_inst is
begin
  -- Instance of DW_square
 U1 : DW square
   generic map ( width => inst_width )
   port map ( a => inst_a, tc => inst_tc, square => square_inst );
end inst;
-- pragma translate_off
configuration DW_square_inst_cfg_inst of DW_square_inst is
  for inst
 end for; -- inst
end DW_square_inst_cfg_inst;
-- pragma translate on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW_square_inst( inst_a, inst_tc, square_inst );

parameter width = 8;

input [width-1 : 0] inst_a;
input inst_tc;
output [(2*width)-1 : 0] square_inst;

// Instance of DW_square
DW_square #(width)
    U1 ( .a(inst_a), .tc(inst_tc), .square(square_inst) );
endmodule
```

#### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com