



# DW\_stream\_sync

# Data Stream Synchronizer

Version, STAR and Download Information: IP Directory

### **Features and Benefits**

- Interface between dual asynchronous clock domains
- Coordinated clearing between clock domains
- Parameterized data bus width
- Parameterized number of synchronizing stages
- Parameterized test feature
- All data-related outputs registered
- Ability to model missampling of data on source clock domain



# **Description**

The DW\_stream\_sync passes a data stream from the source domain to the destination domain with a minimum amount of latency. As long as the aggregate data rate from the source domain does not exceed the destination flow rate, a wide variety of disparate clock rates can be used. Using the parameter <code>prefill\_lvl</code>, the data stream FIFO can be prefilled to a predetermined level for use as an elasticity buffer. A single <code>clk\_d</code> cycle pulse of the <code>prefill\_d</code> input directs the first-in-first-out (FIFO) to be prefilled during which time a destination domain output called <code>prefilling\_d</code> is asserted when the number of valid entries in the FIFO is below the threshold set by <code>prefill\_lvl</code>. Full feedback hand-shake is not used, so there is no busy or done status on in the source domain.

A unique built-in verification feature enables you to turn on a random sampling error mechanism that models skew between bits of the incoming data bus from the source domain (for more information, refer to "Simulation Methodology" on page 4). This facility provides an opportunity for determining system robustness during the early development phases without having to develop special test stimulus.



As of DesignWare versions F-2011.09-SP1 and later, the underlying component DW\_reset\_sync was enhanced to improve the clearing sequence. As a result, Figure 1-3, Figure 1-4 and Figure 1-5 of this datasheet have been updated to reflect the change of behavior of the clearing sequence. This enhancement of DW\_reset\_sync does not impact the basic function of DW\_stream\_sync with respect to the streaming of data before, during, and after the clearing sequence. For more details about the changes to DW\_reset\_sync refer to the DW\_reset\_sync datasheet.

Table 1-1 Pin Description

| Pin Name      | Width | Direction | Function                                                                   |
|---------------|-------|-----------|----------------------------------------------------------------------------|
| clk_s         | 1     | Input     | Source Domain clock source                                                 |
| rst_s_n       | 1     | Input     | Source Domain asynchronous reset (active low)                              |
| init_s_n      | 1     | Input     | Source Domain synchronous reset (active low)                               |
| clr_s         | 1     | Input     | Source Domain clear                                                        |
| send_s        | 1     | Input     | Source initiate valid data vector control                                  |
| data_s        | width | Input     | Source Domain data vector                                                  |
| clr_sync_s    | 1     | Output    | Source Domain clear for sequential logic                                   |
| clr_in_prog_s | 1     | Output    | Source Domain clear sequence in progress                                   |
| clr_cmplt_s   | 1     | Output    | Source Domain that clear sequence complete (single clk_s cycle pulse)      |
| clk_d         | 1     | Input     | Destination Domain clock source                                            |
| rst_d_n       | 1     | Input     | Destination Domain asynchronous reset (active low)                         |
| init_d_n      | 1     | Input     | Destination Domain synchronous reset (active low)                          |
| clr_d         | 1     | Input     | Destination Domain clear                                                   |
| prefill_d     | 1     | Input     | Destination Domain prefill control                                         |
| clr_in_prog_d | 1     | Output    | Destination Domain clear sequence in progress                              |
| clr_sync_d    | 1     | Output    | Destination Domain clear for sequential logic                              |
| clr_cmplt_d   | 1     | Output    | Destination Domain that clear sequence complete (single clk_d cycle pulse) |
| data_avail_d  | 1     | Output    | Destination Domain data update                                             |
| data_d        | width | Output    | Destination Domain data vector                                             |
| prefilling_d  | 1     | Output    | Destination Domain prefilling FIFO in progress                             |
| test          | 1     | Input     | Scan test mode select                                                      |

Table 1-2 Parameter Description

| Parameter   | Values                     | Description                                                                                                          |
|-------------|----------------------------|----------------------------------------------------------------------------------------------------------------------|
| width       | 1 to 1024<br>Default: 8    | Vector width of input data_s and output data_d                                                                       |
| depth       | 1 to 256                   | Depth of FIFO                                                                                                        |
| prefill_lvl | 0 to depth-1<br>Default: 0 | The number of valid entries in the FIFO before transferring packets to destination (enabled when prefill_d asserted) |

Table 1-2 Parameter Description (Continued)

| Parameter    | Values                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| f_sync_type  | 0 to 4<br>Default: 2  | Forward Synchronization Type  Defines type and number of synchronizing stages:  0 = single clock design, no synchronizing stages implemented  1 = 2-stage synchronization with first stage negative-edge capturing and second stage positive-edge capturing  2 = 2-stage synchronization with both stages positive-edge capturing  3 = 3-stage synchronization with all stages positive-edge capturing  4 = 4-stage synchronization with all stages positive-edge capturing                   |  |
| reg_stat     | 0 or 1<br>Default: 1  | Registering Internal Status (affects prefilling_d)  0 = don't register internally calculated status (prefilling_d appears one cycle sooner than if reg_stat = 1)  1 = register internally calculated status                                                                                                                                                                                                                                                                                   |  |
| tst_mode     | 0 to 2<br>Default: 0  | Test Mode  0 = no latch is inserted for scan testing  1 = insert negative-edge capturing register on data_s input vector when test input is asserted  2 = insert hold latch using active low latch                                                                                                                                                                                                                                                                                            |  |
| verif_en     | 0 to 4<br>Default: 2  | Verification Enable Control 0 = no sampling errors inserted 1 = sampling errors randomly inserted with 0 or up to 1 destination clock cycle delays 2 = sampling errors randomly inserted with 0, 0.5, 1, or 1.5 destination clock cycle delays 3 = sampling errors randomly inserted with 0, 1, 2, or 3 destination clock cycle delays 4 = sampling errors randomly inserted with 0 or up to 0.5 destination clock cycle delays For more information, see the Simulation Methodology section. |  |
| r_sync_type  | 0 to 4<br>Default: 2  | Reverse Synchronization Type (Destination to Source Domains)  0 = no synchronization, single clock system  1 = 2-stage synchronization w/ 1st stage negative-edge and 2nd stage positive-edge capturing  2 = 2-stage synchronization w/ both stages positive-edge capturing  3 = 3-stage synchronization w/ all stages positive-edge capturing  4 = 4-stage synchronization w/ all stages positive-edge capturing                                                                             |  |
| clk_d_faster | 0 to 15<br>Default: 1 | Obsolete parameter. The value setting is ignored. This parameter is kept in place only for backward compatibility.                                                                                                                                                                                                                                                                                                                                                                            |  |
| reg_in_prog  | 0 or 1<br>Default: 1  | Register the clr_in_prog_s and clr_in_prog_d Outputs  0 = unregistered  1 = registered                                                                                                                                                                                                                                                                                                                                                                                                        |  |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| rtl                 | Synthesis model | DesignWare               |

#### Table 1-4 Simulation Models

| Model                              | Function                                                                                                                    |  |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| DW03.DW_STREAM_SYNC_CFG_SIM        | Design unit name for VHDL simulation                                                                                        |  |
| DW03.DW_STREAM_SYNC_CFG_SIM_MS     | Design unit name for VHDL simulation with mis-sampling enabled.                                                             |  |
| dw/dw03/src/DW_stream_sync_sim.vhd | VHDL simulation model source code (modeling RTL)—with or without missampling. See "Simulation Methodology" below for usage. |  |
| dw/sim_ver/DW_stream_sync.v        | Verilog simulation model source code                                                                                        |  |

# **Simulation Methodology**

For simulation, there are two methods available. One method is to utilize the simulation models as they emulate the RTL model. The other method is to enable modeling of random skew between bits on the data\_s bus of the underlying DW\_sync components source domain by the destination domain (denoted as "missampling" here on out) for signals traveling in the direction from source to destination domains. The same principle is applied for signals travelling in the opposite direction where skew is placed between bits on the data\_s of the underlying DW\_sync components destination domain by the source domain. When using the simulation models purely to behave as the RTL model, no special configuration is required. When using the simulation models to enable missampling, unique considerations must be made between Verilog and VHDL environments.

■ For Verilog simulation enabling missampling, a preprocessing variable named DW\_MODEL\_MISSAMPLES must be defined as follows:

`define DW\_MODEL\_MISSAMPLES

Once `DW\_MODEL\_MISSAMPLES is defined, the value of the *verif\_en* parameter, described in Table 2, configures the simulation model.



If `DW\_MODEL\_MISSAMPLES is not defined, the Verilog simulation model behaves as if *verif en* was set to 0.

■ For enabling mis-sampling in VHDL simulation, an alternative simulation architecture is provided. This architecture is named sim\_ms. The *verif\_en* parameter has meaning only when utilizing the sim\_ms, that is, when binding the "sim" simulation architecture, the *verif\_en* value is ignored, and the model effectively behaves as though *verif\_en* is set to 0. For an example on using each architecture, refer to "HDL Usage Through Component Instantiation - VHDL" on page 13.

# **Block Diagram**

Figure 1-1 DW\_stream\_sync Basic Block Diagram



### **Reset Considerations**

### System Resets (synchronous and asynchronous)

The instantiated DW\_reset\_sync converts the clearing inputs (clr\_s and clr\_d) to 'toggle' events (from the source and destination domains, respectively). These 'toggle' events do not rely on state value but rather on state change from the originating domain. As a result, an assertion of rst\_s\_n or init\_s\_n could cause an erroneous 'toggle' event to occur that translates over into the destination domain in a 'false' assertion of clr\_sync\_d. Similarly, an assertion of rst\_d\_n or init\_d\_n, could result in a 'false' assertion of clr\_sync\_s. This inherently could cause inconsistencies when the activation of these resets is not coordinated between the two domains at the system level. Therefore, as a requirement to insure clean set and release of the reset state, both source and destination domains must be, at some point, in the active reset state simultaneously when performing system resets. That is, when asserting rst\_s\_n and/or init\_s\_n, then rst\_d\_n and/or init\_d\_n must also be asserted at the same time and vice versa. As a general requirement the length of the system reset signal(s) assertion should be a minimum of 4 clock cycles of the slowest clock between the two domains. System reset signals for both clock domains, when asserted, should overlap for a minimum of f\_sync\_type+1 or r\_sync\_type+1 cycles (which ever is larger) of the slowest clock of the two domains.

Besides satisfying simultaneous assertion of each domains system reset signals for a minimum number of cycles, the timing of the assertion between these signals needs some consideration. To prevent erroneous clr\_sync\_s and clr\_sync\_d pulses from occurring when system resets are asserted, it is recommended that:

- 1. If the source domain reset is asserted first, then the destination domain should assert its reset within <code>f\_sync\_type+1 clk\_d</code> cycles from the time the assertion of the source domain reset occurred OR
- 2. If the destination domain reset is asserted first, then the source domain should assert its within  $r_{sync\_type+1}$  clk\_s cycles from the time the assertion of the destination domain reset occurred.
- 3. If both domains can tolerate a false clr\_sync\_s or clr\_sync\_d (whichever the case) during system reset conditions, then this recommendation can be ignored as long as both clock domains eventually have overlapping active reset conditions.

There are no restrictions on when to release the reset condition on either side. However, to be completely safe, it is recommended, though not required, to release the source clock domain's reset last.

Additionally, the clearing signals (clr\_s and clr\_d) should not be asserted sooner than one clock cycle after their respective domain's system reset de-assertion. In fact, if possible, the first assertion of clr\_s or clr\_d shouldn't occur until one clock cycle within its domain from the last de-assertion of system reset between both domains.

### Local Clearing (synchronous clearing)

The DW\_stream\_sync contains a DW\_reset\_sync module that provides clearing signals for each domain, called 'clr\_s' and 'clr\_d'. A minimum of a single clock cycle pulse on either one of these clearing signals initiates a synchronized clearing sequence to each domain for resetting of sequential elements of the system. This clearing sequence is orchestrated to ensure that the destination domain interface is completely cleared and ready before the source domain is permitted to initiating new activity.

In general, independent of which domain initiates the clearing sequence, the destination domain always goes into the active clearing state before the source domain does as indicated by <code>clr\_in\_prog\_d</code> and <code>clr\_in\_prog\_s</code> going to '1', respectively. Similarly, the destination domain exits the active clearing state before the source domain does as indicated by <code>clr\_in\_prog\_d</code> and <code>clr\_in\_prog\_s</code> going to '0', respectively.

Refer to Figure 1-3 through Figure 1-5 that show various timing of clr\_s and clr\_d.

It is imperative for system integrity to cease source domain activity after asserting <code>clr\_s</code> (and while waiting for a subsequent <code>clr\_cmplt\_s</code> pulse) and/or when observing an active <code>clr\_in\_prog\_s</code>. From the destination domain, accepting activity after <code>clr\_d</code> is asserted and/or observing an active <code>clr\_in\_prog\_d</code> would result in corrupting system integrity. Bottom-line, it is very important to halt source domain and destination domain activity during the clearing sequence and only start source domain activity after the <code>clr\_cmplt\_s</code> pulse is observed.

There is no restriction on how often or how long  $clr_s$  and  $clr_d$  can be asserted. The clearing operation is maintained if in progress and subsequent  $clr_s$  and/or  $clr_d$  initiations are made. Once the final assertion of  $clr_s$  and/or  $clr_d$  is made, the sustained clearing sequence eventually comes to completion and all 'in progress' flags de-assert.

#### Test

The synthesis parameter, *tst\_mode*, controls the insertion of lock-up latches at the points where signals cross between the clock domains, clk\_s and clk\_d. Lock-up latches are used to ensure proper cross-domain operation during the capture phase of scan testing in devices with multiple clocks. When *tst\_mode=1*, lock-up latches will be inserted during synthesis and will be controlled by the input, test.

With  $tst_mode=1$ , the input, test, controls the bypass of the latches for normal operation where test=0 bypasses latches and test=1 includes latches. In order to assist DFT compiler in the use of the lock-up latches, use the set\_test\_hold 1 tst\_mode command before using the insert\_scan command.

When *tst\_mode*=0 (which is its default value when not set in the design) no lock-up latches are inserted and the test input is not connected.

Note: The insertion of lock-up latches requires the availability of an active low enable latch cell. If the target library does not have such a latch or if latches are not allowed (using dont\_use commands for instance), synthesis of this module with *tst\_mode*=1 will fail.

# **Timing Diagrams**

Figure 1-2 depicts the case in which the destination domain clock (clk\_d) is slightly faster than the source domain clock (clk\_s) with a contiguous data burst and the assertion of prefill\_d. To maintain a contiguous packet with no bubbles received at the destination domain, the FIFO is instructed to fill up with two valid entries (prefill\_lvl is 2) from the source domain before transferring packets. If the prefill\_d was not asserted (to allow prefilling of the FIFO) and with clk\_d faster than clk\_s, there could be cycles of clk\_d where data\_avail\_d would be de-asserted for a packet that was meant to be contiguous. In this example, depth is 6, width is 8, f\_sync\_type is 2, prefill\_lvl is 2, reg\_stat is 1, tst\_mode is 0, verif\_en is 0, r\_sync\_type is 2, and reg\_in\_prog is 1. The signal at the bottom, count\_d[2:0] represents the synchronized (to the destination domain) number of valid entries in the FIFO and is shown for reference only.

Figure 1-2 clk\_d faster than clk\_s and assertion of prefill\_d



Figure 1-3 shows an example of <code>clr\_s</code> initiating a local clearing sequence of the DW\_stream\_sync. When <code>clr\_s</code> is asserted, it propagates to the destination domain where it is synchronized and produces the assertion of <code>clr\_in\_prog\_d</code> (which stays active until the clearing sequence from the destination domain's perspective completes). The event of the <code>clr\_in\_prog\_d</code> assertion is fed back to the source domain where it is synchronized and, in turn, starts the source domain clearing event in the form of <code>clr\_sync\_s</code> and <code>clr\_in\_prog\_s</code> assertions. As with the <code>clr\_in\_prog\_d</code> for the destination domain, <code>clr\_in\_prog\_s</code> stays asserted until the completion of the clearing sequence in the source domain.

The event of the clr\_sync\_s assertion then gets routed back to the destination domain to initiate the synchronized completion of the clearing sequence on that end. This is indicated by the clr\_sync\_d pulse and de-assertion of clr\_in\_prog\_d followed by the clr\_cmplt\_d. At this point, the destination domain is in its initialized state and ready to receive data streams from the source domain.

To finish up the clearing sequence between the two domains, the <code>clr\_sync\_d</code> pulse is sent back to the source domain where it is synchronized and de-asserts <code>clr\_in\_prog\_s</code> which is followed by the <code>clr\_cmplt\_s</code> pulse. Once the <code>clr\_cmplt\_s</code> gets asserted, it is the indication to the source domain that the destination domain is cleared and ready for the new data streams.

Internally, the clr\_in\_prog\_s and clr\_in\_prog\_d are used to reset their respective domain's sequential elements; this is evident as seen for dated as it goes to '0x00' on the next rising-edge of clk\_d after the assertion of clr\_in\_prog\_d.

For this waveform example *f\_sync\_type* is 2, *r\_sync\_type* is 2, and *reg\_in\_prog* is 1 (relevant parameters with regard to the clearing sequence).

Figure 1-3 Example of clr\_s initiated clearing sequence



Figure 1-4 on page 11 shows an example of clr\_d initiating a clearing sequence. The clr\_d initiated pulse places the destination domain in the clearing state as indicated by the assertion of clr\_in\_prog\_d. At the same time, clr\_d gets sent to the source domain where it is synchronized and triggers the clr\_sync\_s and clr\_in\_prog\_s signals. At this point, the source domain needs to realize, based on clr\_sync\_s or clr\_in\_prog\_s assertions that the destination domain is in the clearing state and is not receiving any more data.

Once the clr\_sync\_s assertion occurs it is re-synchronized back in the destination domain to generate the clr\_sync\_d output as well as the de-assertion of the clr\_in\_prog\_d output followed by the active pulse of clr\_cmplt\_d. At this point, the destination domain is in its initialized state and ready to receive data streams from the source domain.

The assertion of clr\_sync\_d is sent back to the source domain which triggers the de-assertion of clr\_in\_prog\_s followed by the clr\_cmplt\_s pulse activation. Once the clr\_cmplt\_s gets asserted, it is the indication to the source domain that the destination domain is cleared and ready for the new data streams.

Internally, the clr\_in\_prog\_s and clr\_in\_prog\_d are used to reset their respective domain sequential elements; this is most evident as seen when data\_d goes to '0x00' and data\_avail\_d goes to '0' on the next rising-edge of clk\_d after the assertion of clr\_in\_prog\_d even though there is a valid data packet of '0x40' on the heals of '0x50' as sent from the source domain.

Parameter settings: width = 8, depth = 6,  $prefill\_lvl = 2$ ,  $f\_sync\_type = 2$ ,  $reg\_stat = 1$ ,  $tst\_mode = 1$ ,  $verif\_en = 0$ ,  $r\_sync\_type = 2$ , and  $reg\_in\_prog = 1$ .

Figure 1-4 Example of clr\_d initiated clearing sequence



Figure 1-5 shows an initiation of a clr\_s where its duration is much longer than one clk\_s cycle. From this, the behavior of the clr\_in\_prog\_s and clr\_in\_prog\_d flags are sustained longer than those seen in Figure 1-3 in which clr\_s was only asserted a single clk\_s cycle.

Figure 1-5 Example of sustained clr\_s initiated clearing sequence.



# **Related Topics**

12

- Memory Registers Overview
- DesignWare Building Block IP Documentation Overview

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_Foundation_comp.all;
entity DW_stream_sync_inst is
      generic (
        inst width : INTEGER := 8;
        inst_depth : INTEGER := 4;
        inst_prefill_lvl : INTEGER := 0;
        inst_f_sync_type : INTEGER := 2;
        inst_reg_stat : INTEGER := 1;
        inst_tst_mode : INTEGER := 0;
        inst_verif_en : INTEGER := 2;
            inst_r_sync_type : NATURAL
                                         := 2;
            inst_clk_d_faster : NATURAL range 0 to 15
            inst reg in prog : NATURAL range 0 to 1
        );
      port (
        inst_clk_s : in std_logic;
        inst_rst_s_n : in std_logic;
        inst_init_s_n : in std_logic;
        inst_clr_s : in std_logic;
        inst_send_s : in std_logic;
        inst_data_s : in std_logic_vector(inst_width-1 downto 0);
        clr_sync_s_inst : out std_logic;
        clr in prog s inst : out std logic;
        clr_cmplt_s_inst : out std_logic;
        inst clk d: in std logic;
        inst_rst_d_n : in std_logic;
        inst_init_d_n : in std_logic;
        inst_clr_d : in std_logic;
        inst_prefill_d : in std_logic;
            clr in prog d inst : out std logic;
        clr_sync_d_inst : out std_logic;
            clr_cmplt_d_inst
                               : out std_logic;
        data_avail_d_inst : out std_logic;
        data_d_inst : out std_logic_vector(inst_width-1 downto 0);
        prefilling_d_inst : out std_logic;
        inst_test : in std_logic
        );
    end DW stream sync inst;
architecture inst of DW_stream_sync_inst is
begin
```

```
-- Instance of DW stream sync
    U1 : DW_stream_sync
    generic map ( width => inst_width, depth => inst_depth, prefill_lvl =>
inst prefill lvl,
                f_sync_type => inst_f_sync_type, reg_stat => inst_reg_stat,
                tst_mode => inst_tst_mode, verif_en => inst_verif_en,
          r_sync_type => inst_r_sync_type, clk_d_faster => inst_clk_d_faster,
                      reg_in_prog => inst_reg_in_prog )
port map ( clk_s => inst_clk_s, rst_s_n => inst_rst_s_n, init_s_n =>
                      inst_init_s_n,
    clr_s => inst_clr_s, send_s => inst_send_s, data_s => inst_data_s,
     clr sync s => clr sync s inst, clr in prog s => clr in prog s inst,
     clr_cmplt_s => clr_cmplt_s_inst,
     clk_d => inst_clk_d, rst_d_n => inst_rst_d_n, init_d_n => inst_init_d_n,
     clr d => inst clr d, prefill d => inst prefill d,
     clr_in_prog_d => clr_in_prog_d_inst, clr_sync_d => clr_sync_d_inst,
     clr_cmplt_d => clr_cmplt_d_inst, data_avail_d => data_avail_d_inst,
     data_d => data_d_inst, prefilling_d => prefilling_d_inst, test =>
                           inst_test );
end inst;
-- Configuration for use with a VHDL simulator
-- pragma translate_off
library DW03;
configuration DW stream sync inst cfg inst of DW stream sync inst is
  for inst
    -- NOTE: If desiring to model missampling, uncomment the following
    -- line. Doing so, however, will cause inconsequential errors
    -- when analyzing or reading this configuration before synthesis.
    -- for U1 : DW_stream_sync use configuration DW03.DW_stream_sync_cfg_sim_ms;
                                                                                   end
for;
  end for; -- inst
end DW_stream_sync_inst_cfg_inst;
-- pragma translate_on
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW stream sync inst( inst clk s, inst rst s n, inst init s n,
    inst clr s, inst send s, inst data s,
    clr_sync_s_inst, clr_in_prog_s_inst, clr_cmplt_s_inst,
    inst clk d, inst rst d n, inst init d n, inst clr d, inst prefill d,
    clr_in_prog_d_inst, clr_sync_d_inst, clr_cmplt_d_inst,
    data_avail_d_inst, data_d_inst, prefilling_d_inst, inst_test );
parameter width
                       = 8; // RANGE 1 to 1024
parameter depth
                       = 4; // RANGE 2 to 256
parameter prefill_lvl = 0; // RANGE 0 to 255
parameter f_{sync_type} = 2; // RANGE 0 to 3
                       = 1; // RANGE 0 to 1
parameter reg_stat
parameter tst mode
                       = 0; // RANGE 0 to 1
                       = 2; // RANGE 0 to 2
parameter verif_en
parameter r_{sync_{type}} = 2; // RANGE 0 to 3
parameter clk d faster = 1; // RANGE 0 to 15
parameter reg_in_prog = 1; // RANGE 0 to 1
input inst_clk_s;
input inst_rst_s_n;
input inst_init_s_n;
input inst_clr_s;
input inst_send_s;
input [width-1 : 0] inst_data_s;
output clr_sync_s_inst;
output clr_in_prog_s_inst;
output clr_cmplt_s_inst;
input inst_clk_d;
input inst_rst_d_n;
input inst_init_d_n;
input inst clr d;
input inst_prefill_d;
output clr_in_prog_d_inst;
output clr_sync_d_inst;
output clr_cmplt_d_inst;
output data_avail_d_inst;
output [width-1:0] data d inst;
output prefilling_d_inst;
input inst test;
// Instance of DW_stream_sync
```

```
DW_stream_sync #(width, depth, prefill_lvl, f_sync_type, reg_stat, tst_mode, verif_en,
r_sync_type, clk_d_faster, reg_in_prog) U1 (
            .clk_s(inst_clk_s),
            .rst_s_n(inst_rst_s_n),
            .init_s_n(inst_init_s_n),
            .clr_s(inst_clr_s),
            .send_s(inst_send_s),
            .data_s(inst_data_s),
            .clr_sync_s(clr_sync_s_inst),
            .clr_in_prog_s(clr_in_prog_s_inst),
            .clr_cmplt_s(clr_cmplt_s_inst),
            .clk d(inst clk d),
            .rst_d_n(inst_rst_d_n),
            .init_d_n(inst_init_d_n),
            .clr d(inst clr d),
            .prefill_d(inst_prefill_d),
            .clr_in_prog_d(clr_in_prog_d_inst),
            .clr_sync_d(clr_sync_d_inst),
            .clr_cmplt_d(clr_cmplt_d_inst),
            .data_avail_d(data_avail_d_inst),
            .data_d(data_d_inst),
            .prefilling_d(prefilling_d_inst),
            .test(inst_test)
            );
```

endmodule

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com