



# DW\_sync

# Single Clock Data Bus Synchronizer

Version, STAR and Download Information: IP Directory

### **Features and Benefits**

- Parameterized data bus width
- Parameterized number of synchronizing stages
- Parameterized test feature
- Ability to model missampling of data on incoming clock domain

# init\_d\_n data\_s test data\_d --> clk\_d rst\_d\_n

### **Description**

DW\_sync offers a solution for synchronizing data that crosses asynchronous clock boundaries. The DW\_sync is versatile because it is configurable for the number of synchronizing stages (2, 3 or 4), the style of first-stage capturing flip-flop needed (negative or positive edge-triggered), and insertion of 'hold latches' to facilitate scan testing.

A unique built-in verification feature allows the designer to turn on a random sampling error mechanism that models skew between bits of the incoming data bus from the source domain (for more information, refer to the "Simulation Methodology" discussion). This facility provides an opportunity for determining system robustness during the early development phases and without having to develop special test stimulus. Figure 1-10 and Figure 1-11 are example timing diagrams depicting the behavior of the DW\_sync when missampling is introduced.

Table 1-1 Pin Description

| Pin Name | Width | Direction | Function                                           |
|----------|-------|-----------|----------------------------------------------------|
| data_s   | width | Input     | Source Domain data vector                          |
| clk_d    | 1     | Input     | Destination Domain clock source                    |
| rst_d_n  | 1     | Input     | Destination Domain asynchronous reset (active low) |
| init_d_n | 1     | Input     | Destination Domain synchronous reset (active low)  |
| test     | 1     | Input     | Scan test mode select                              |
| data_d   | width | Output    | Destination Domain data vector                     |

Table 1-2 Parameter Description

| Parameter | Values                  | Description                                    |
|-----------|-------------------------|------------------------------------------------|
| width     | 1 to 1024<br>Default: 8 | Vector width of input data_s and output data_d |

Table 1-2 Parameter Description (Continued)

| Parameter   | Values               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| f_sync_type | 0 to 4<br>Default: 2 | Forward Synchronization Type  Defines type and number of synchronizing stages:  0 = single clock design, no synchronizing stages implemented  1 = 2-stage synchronization with 1st stage negative-edge capturing and 2nd stage positive-edge capturing  2 = 2-stage synchronization with both stages positive-edge capturing  3 = 3-stage synchronization with all stages positive-edge capturing  4 = 4-stage synchronization with all stages positive-edge capturing                                                            |  |
| tst_mode    | 0 to 2<br>Default: 0 | Test Mode  0 = no 'latch' is inserted for scan testing  1 = insert negative-edge flip-flip on data_s input vector when test input is asserted  2 = for compatibility when latching is done outside of DW_sync  (functions as with tst_mode = 0)                                                                                                                                                                                                                                                                                   |  |
| verif_en    | 0 to 4<br>Default: 1 | Verification Enable Control  0 = no sampling errors inserted  1 = sampling errors are randomly inserted with 0 or up to 1 destination clock cycle delay  2 = sampling errors are randomly inserted with 0, 0.5, 1, or 1.5 destination clock cycle delay  3 = sampling errors are randomly inserted with 0, 1, 2, or 3 destination clock cycle delays  4 = sampling errors randomly inserted with 0 or up to 0.5 destination clock cycle delays  * For more information about verif_en, refer to ""Simulation Methodology" on page |  |

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| rtl                 | Synthesis model | DesignWare               |

Table 1-4 Simulation Models

| Model                          | Function                                                             |  |
|--------------------------------|----------------------------------------------------------------------|--|
| DW03.DW_SYNC_CFG_SIM           | Design unit name for VHDL simulation                                 |  |
| DW03.DW_SYNC_CFG_SIM_MS        | Design unit name for VHDL simulation with mis-sampling enabled.      |  |
| dw/dw03/src/DW_sync_sim.vhd    | VHDL simulation model source code (modeling RTL) with no missampling |  |
| dw/dw03/src/DW_sync_sim_ms.vhd | VHDL simulation model source code with missampling                   |  |
| dw/sim_ver/DW_sync.v           | Verilog simulation model source code                                 |  |

# Simulation Methodology

For simulation, there are two methods available. One method is to use the simulation models since they emulate the RTL model. The other method is to enable modeling of random skew between bits on the data\_s bus of the source domain by the destination domain (called "missampling" in this discussion). When using the simulation models purely to behave as the RTL model, no special configuration is required. When using the simulation models to enable missampling, you must consider the following.

For Verilog simulation enabling missampling, a preprocessing variable named DW MODEL MISSAMPLES must be defined before compile:

`define DW MODEL MISSAMPLES

Once `DW\_MODEL\_MISSAMPLES is defined, the value of the *verif\_en* parameter comes into play and configures the simulation model as described in Table 1-2. Note: If `DW\_MODEL\_MISSAMPLES is not defined, the Verilog simulation model behaves as if *verif\_en* is set to '0'.

■ For VHDL simulation enabling missampling, an alternative simulation architecture is provided. This architecture is named sim\_ms. The parameter *verif\_en* only has meaning when utilizing the sim\_ms. That is, when binding the "sim" simulation architecture the *verif\_en* value is ignored and the model effectively behaves as though *verif\_en* is set to '0'. For an example on using each architecture, refer to "HDL Usage Through Component Instantiation - VHDL" on page 10.

### **Block Diagrams**

### Synchronization Type (f\_sync\_type) Diagrams

The following diagrams describe the behavior of the *f\_sync\_type* parameter.

Figure 1-1 Synchronization Type 1



Figure 1-2 Synchronization Type 2





Figure 1-3 Synchronization Type 3





Figure 1-4 Synchronization Type 4





### Verification Type (verify\_en) Diagrams

The following diagrams describe the behavior of the *verify\_en* parameter.

Figure 1-5 Missampling Model Type 0



Figure 1-6 Missampling Model Type 1



Figure 1-7 Missampling Model Type 2



Figure 1-8 Missampling Model Type 3



Figure 1-9 Missampling Model Type 4



# **Timing Diagrams**

Figure 1-10 Enable Missampling of data\_s input



Figure 1-11 Enable Missampling of data\_s input



# **Related Topics**

- Memory Registers Overview
- DesignWare Building Block IP Documentation Overview

10

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW_Foundation_comp.all;
entity DW_sync_inst is
      generic (
            inst width : INTEGER := 8;
            inst_f_sync_type : INTEGER := 2;
            inst_tst_mode : INTEGER := 0;
            inst_verif_en : INTEGER := 1
            );
      port (
            inst_clk_d : in std_logic;
            inst_rst_d_n : in std_logic;
            inst_init_d_n : in std_logic;
            inst_data_s : in std_logic_vector (inst_width-1 downto 0);
            inst_test : in std_logic;
            data_d_inst : out std_logic_vector (inst_width-1 downto 0)
            );
    end DW_sync_inst;
architecture inst of DW_sync_inst is
begin
    -- Instance of DW_sync
    U1 : DW sync
        generic map (width => inst_width, f_sync_type => inst_f_sync_type,
    tst_mode => inst_tst_mode, verif_en => inst_verif_en )
    port map ( clk d => inst clk d, rst d n => inst rst d n,
          init_d_n => inst_init_d_n,
          data_s => inst_data_s, test => inst_test, data_d => data_d_inst );
end inst;
-- Configuration for use with a VHDL simulator
-- pragma translate_off
library DW03;
configuration DW_sync_inst_cfg_inst of DW_sync_inst is
    -- NOTE: If desiring to model missampling, uncomment the following
    -- line. Doing so, however, will cause inconsequential errors
    -- when analyzing or reading this configuration before synthesis.
    -- for U1: DW_sync use configuration DW03.DW_sync_cfg_sim_ms; end for;
  end for; -- inst
end DW_sync_inst_cfg_inst;
-- pragma translate_on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW_sync_inst( inst_clk_d, inst_rst_d_n, inst_init_d_n, inst_data_s, inst_test,
data_d_inst );
parameter width = 8;
parameter f_sync_type = 2;
parameter tst_mode = 0;
parameter verif_en = 1;
input inst_clk_d;
input inst_rst_d_n;
input inst_init_d_n;
input [width-1 : 0] inst_data_s;
input inst_test;
output [width-1 : 0] data_d_inst;
    // Instance of DW_sync
    DW_sync #(width, f_sync_type, tst_mode, verif_en)
          U1 ( .clk_d(inst_clk_d), .rst_d_n(inst_rst_d_n), .init_d_n(inst_init_d_n),
.data_s(inst_data_s), .test(inst_test), .data_d(data_d_inst) );
endmodule
```

SolvNet

DesignWare.com

### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com

12