



# Basic IP Library Overview

Synopsys provides a collection of IP, referred to as the Basic IP Library, as part of the HDL Compiler products. Basic IP provide basic implementations of common arithmetic functions that can be referenced by HDL operators in your VHDL or Verilog source code.

In addition, Synopsys offers the DesignWare Building Block IP, which is sold as a separate product. The DesignWare Building Block IP provides 100 components and 160 architectures that are not available in the Basic IP Library, including higher performance implementations of most components offered in the Basic IP Library. The licensed, high-performance components in the DesignWare Building Block IP offer enhanced synthesis results, based on your design constraints.

Table 1-1 lists the Basic IP and their corresponding DesignWare Building Block IP implementations. For example, DW02\_mult has three available implementations: the carry save array (csa) multiplier in the Basic IP Library; the high-performance Wallace tree (wall) multiplier; and the non-Booth-coded Wallace tree synthesis model (nbw) licensed in the Advanced Math Family DesignWare Building Block IP. Because each performs multiply operations, the same component name is used, and the same datasheet describes the implementations. For detailed information about each component, refer to the associated datasheet.

Table 1-1 Basic Library IP

| IP                                 | Basic Library<br>Implementations | Operator /<br>Function <sup>a</sup> | DesignWare Building<br>Block Implementation                                                                                                         |
|------------------------------------|----------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| DW01_absval<br>Absolute Value      | Ripple (rpl)                     | DW_absval                           | Fast Carry Look-Ahead (clf)                                                                                                                         |
|                                    | Carry Look-Ahead (cla)           |                                     |                                                                                                                                                     |
| DW01_add<br>Adder                  | Ripple (rpl)                     | +                                   | Fast Carry Look-Ahead (clf), Brent-Kung architecture (bk), Conditional Sum (csm)                                                                    |
|                                    | Carry Look-Ahead (cla)           |                                     |                                                                                                                                                     |
| DW01_addsub<br>Adder-Subtractor    | Ripple (rpl)                     | +, -                                | Fast Carry Look-Ahead (clf),<br>Brent-Kung architecture (bk), Conditional<br>Sum (csm)                                                              |
|                                    | Carry Look-Ahead (cla)           |                                     |                                                                                                                                                     |
| DW01_ash<br>Arithmetic Shifter     | 2:1 multiplexer (mx2)            | <<,>>                               | 2:1 inverting mux (mx2i),<br>2:1 non-inverting mux (mx2n), 4:1 and 2:1<br>mux (mx4),<br>8:1, 4:1, and 2:1 mux (mx8),<br>Synthesis model (str, astr) |
| DW01_cmp2<br>2-Function Comparator | Ripple (rpl)                     | <,>                                 | Fast Carry Look-Ahead (clf), Brent-Kung architecture (bk)                                                                                           |
| DW01_cmp6 6-Function Comparator    | Ripple (rpl)                     | <, >, <=, >=                        | Fast Carry Look-Ahead (clf), Brent-Kung architecture (bk)                                                                                           |

Table 1-1 Basic Library IP (Continued)

| IP                                     | Basic Library<br>Implementations | Operator /<br>Function <sup>a</sup> | DesignWare Building<br>Block Implementation                                      |
|----------------------------------------|----------------------------------|-------------------------------------|----------------------------------------------------------------------------------|
| DW01_dec<br>Decrementer                | Ripple (rpl)                     | _                                   | Fast Carry Look-Ahead (clf)                                                      |
|                                        | Carry Look-Ahead (cla)           |                                     |                                                                                  |
| DW01_decode<br>Binary Decoder          | Structural (str)                 | None                                | None                                                                             |
| DW01_inc<br>Incrementer                | Ripple (rpl)                     | +                                   | Fast Carry Look-Ahead (clf)                                                      |
|                                        | Carry Look-Ahead (cla)           |                                     |                                                                                  |
| DW01_incdec<br>Incrementer-Decrementer | Ripple (rpl)                     | +, -                                | Fast Carry Look-Ahead (clf)                                                      |
|                                        | Carry Look-Ahead (cla)           |                                     |                                                                                  |
| DW01_sub<br>Subtractor                 | Ripple (rpl)                     | _                                   | Fast Carry Look-Ahead (clf), Brent-Kung architecture (bk), Conditional Sum (csm) |
|                                        | Carry Look-Ahead (cla)           |                                     |                                                                                  |
| DW02_mult<br>Multiplier                | Carry Save Array (csa)           | *                                   | Non-Booth-recoded Wallace (nbw), Wallace<br>Tree (wall)                          |

a. Operators, such as "+", indicate the operator in both Verilog and VHDL from which this IP can be inferred. Function names, such as DW\_absval, refer to VHDL functions from which this IP can be inferred.

## **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com