



# DesignWare Building Block IP QuickStart

The DesignWare Building Block IP product was formally known as DesignWare Foundation Library. The two different terms are still being used interchangeably.

#### Setting Up DesignWare Building Block IP

Include the following lines in your .synopsys\_dc.setup file and ensure that you have a valid DesignWare license.

```
set synthetic_library [list dw_foundation.sldb]
set link_library [concat $target_library $synthetic_library]
set search_path [concat $search_path [list \
        [format "%s%s" $synopsys_root "/dw/sim_ver"]]]
set synlib_wait_for_design_license [list "DesignWare"]
```

#### Accessing DesignWare Building Block IP

You can access Building Block IP either by operator or functional inference, in some cases, or by instantiating the component directly. The example below shows how to access IP.

```
Verilog
assign PROD = IN1 * IN2; // Operator Inference
assign PROD = mult_tc(IN1, IN2); // Function Inference
DW01_mult #(8, 8) U1 (A, B, TC, PRODUCT); // Instantiation
```

Details about inference and instantiation in VHDL and Verilog are in the following directory: \$SYNOPSYS/dw/examples.

### Synthesizing DesignWare Building Block IP

Design Compiler automatically selects the best implementation for combinational DesignWare Building Block IP. You can also force Design Compiler to select the implementation of your choice either by adding Synopsys Compiler directives or by using the following commands:

```
dc_shell-t> set_dont_use standard.sldb/DW01_add/rp1
dc_shell-t> set_implementation clf [list add_68]
```

## Simulating DesignWare Building Block IP

Synopsys VCS MX simulator uses the default setup file while simulating DesignWare Building Block IP. Use the following options to simulate IP with a Verilog simulator:

```
-y $SYNOPSYS/dw/sim_ver +libext+.v+
```

### **Technical Support**

(800) 245-8005 (toll free in the United States) - support\_center@synopsys.com

#### **Further Information**

Visit t http://www.synopsys.com/designware

## **Related Topics**

■ DesignWare Building Block IP Documentation Overview

# Building Block IP in DC FPGA QuickStart

The following topics provide the basic information to get started using the DesignWare Building Block IP with DC FPGA.

### **Updating Building Block IP for DC FPGA**

To get the latest version and receive the best performance, install the Electronic Software Transfer (EST) release of DesignWare Building Block IP from the following location:

```
http://www.synopsys.com/designware/dwest
```

If you prefer, you may also send an e-mail to dw\_EST@synopsys.com with EST in subject line. In that e-mail, send the following information in the body of the message, in the following format:

```
<Site Id> <Synopsys Release#>
```

For example, if your site id is 555 and you want to install the EST for use with the 2004.12 version of the Synopsys Synthesis CD, write the following two fields in the body of the message separated by a few blank spaces:

```
555 2004.12
```

### Setting Up DesignWare Building Block IP for DC FPGA

Include the following lines in your .synopsys\_dc.setup file and ensure that you have a valid DesignWare Library license:

```
target_library = your_library.db
synthetic_library = {dw_foundation.sldb tmg.sldb}
link_library = target_library + synthetic_library
search_path = search_path + {synopsys_root + "/dw/sim_ver"} \
+ {synopsys_root + "/libraries/syn/"} + { your_library path}
```

### Accessing DesignWare Building Block IP in DC FPGA

You can access DesignWare Building Block IP either by operator or functional inference, or by instantiating the component directly. The example below shows how to access these IP:

```
Verilog
assign PROD = IN1 * IN2; // Operator Inference
assign PROD = DWF_mult_tc(IN1, IN2); // Function Inference
DW02_mult #(8, 8) U1 (A, B, TC, PRODUCT); // Instantiation
```

Details about inference and instantiation in VHDL and Verilog are in the following directory: \$SYNOPSYS/dw/examples.

#### Synthesizing DesignWare Building Block IP in DC FPGA

DC FPGA automatically selects the best implementation for combinational DesignWare Building Block IP. You can also force DC FPGA to select the implementation of your choice either by adding Synopsys Compiler directives or by using the following commands:

```
dc_shell> set_dont_use standard.sldb/DW01_add/rp1
dc_shell> set_implementation clf {add_68}
```

#### Simulating DesignWare Building Block IP

Synopsys VCS simulator uses the default setup file while simulating DesignWare Building Block IP. Use the following options to simulate DesignWare Building Block IP with a Verilog simulator:

```
-y $SYNOPSYS/dw/sim_ver +libext+.v+
```

#### **Related Topics**

DesignWare Building Block IP Documentation Overview

#### **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com