# TECHNICAL MEMORANDUM Lafayette College

Title: ECE 491 Lab 1

Author(s): Kemal Dilsiz and Zainab Hussein

Date: September 13, 2016

### **Abstract**

In this project, we have built an asynchronous serial transmitter and tested it with boundary conditions with three different methods. We made use of Verilog Test benches, oscilloscope and RealTerm program simulation testing methods.

## 1. Introduction

This design is an old way of transmitting information with a single bit output. Whereas the information is 8 bits, the transferred data is required to be 10 bits for the receiver to recognize the pattern. Start bit of 0, transferred 8 bits and stop bit of 1 totals up to 10 bits.

BaudRate is modifiable in the design which makes it possible to send data with different frequencies.

# 2. The Design

The top module diagram is below.



In this diagram, the transfer of data depends on the inputs switch and send. We have built a state transition system with 12 states:

IDLE, START, TR0, TR1, ..., TR7, STOP, WAIT

WAIT state is for single data transmission but first we will explain the rest.

When send is not registered as 1, IDLE state is present. If send is asserted, the data transmission starts with the state START. TR is an abbreviation for Transfer and each state transfers the corresponding data bit.



Figure 2 - Serial Data Transmission

Here in the diagram:

Start bit → START

 $Data[0] \rightarrow TR0$ 

 $Data[1] \rightarrow TR1$ 

. . .

Data[7]  $\rightarrow$  TR7

Stop bit → STOP

Are the corresponding states and the transition happens when BAUDRATE is synced with the CLK100MHZ.

Therefore, simply, when the **send** is asserted, **rdy** goes to 0 and the data transmission happens without an interruption. In STOP state, **rdy** is asserted back to 1 to indicate being ready to accept new transmission.

WAIT state happens when switch is asserted as 1 and **send** is asserted as 0. This stops the next **state** from going back to IDLE or START to avoid a new transmission because of a long send signal.

**clkenable** module converts the CLK100MHZ to the desired BAUDRATE which was 9600 in this experiment except for the test bench where it was 25MHZ for easier calculation.

In our first design, we were considering few alternatives. We first decided to use a counter to change the transferred data and have only 4 states, IDLE, TRANSFER, STOP, WAIT where START was not necessary because the first loop of Transfer would give **txd** a value of 0. However, we decided to change the design for easier observation in test bench where we could clearly compare the **txd** values with TR states and the data input.

3. Design Verification We have used three methods for testing our transmitter (which was a pain in the  $a^{\pm\pm}$ ).

| Description                                                                                                                                                                      | Test Method                                                                                                                                                                                       | Detailed Results                                                                                                                                                                                               |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Module Interface                                                                                                                                                                 | Code Inspection                                                                                                                                                                                   | We added few extra inputs and outputs compared to the Lab design and everything                                                                                                                                |  |
| 2. Module function: accepts data of 8 bits and send input and transmits data bits one by one with a txd output and indicates readiness for the next transmission with rdy output | board:  Proper disple data inputs Proper disple data inputs Proper disple Proper disple transmission Proper disple Proper disple transmission Proper disple Proper disple Display of display of S | lay of rdy output on oscilloscope lay of different&random data transmissions in the oscilloscope ata transmission in test bench TOP-START transition in the test bench different data inputs in the test bench |  |
| 3. Uses Nexys4 board 100Mhz clock; all flip-flop clock inputs tied directly to this signal                                                                                       | Code inspection (all the instances of the clk use in the modules are provided)                                                                                                                    | //module nexys4DDR top module                                                                                                                                                                                  |  |
| 4. Contains no latches                                                                                                                                                           | Inspection of<br>Synthesis<br>Report                                                                                                                                                              | No flip flops functionality with missing input State transition also has a default state to avoid latches.                                                                                                     |  |
| 5. Test circuit – show test that test circuit functions properly to exercises circuit.                                                                                           | Demonstration in hardware                                                                                                                                                                         | The demonstration was accepted by Prof Nadovich                                                                                                                                                                |  |

Name(s):Kemal Dilsiz & Zainab Hussein Date: 09/13/2016 Test bench until 300ns, BaudRate is displayed  $\rightarrow$  enable is every 40ns  $\rightarrow$  25MHZ BaudRate At 450<sup>th</sup> ns, you can see the transition from STOP state to START state without IDLE



# Oscilloscope Diagrams

First one is 00000000, second one is 11111111



The first one is 01010101, the second one is the BAUDRATE 14.10 Hz 0.000 V 14.12 Hz 0.000 V ∆0.000 V dV/dt 14 Sep 2016 02:25:19 400 µs 2.50MS/s 1.00 V 2 1.00 V 10k points Source Selected Bring Waveform Screen On Screen **Tek** PreVu 13.87 Hz -120.0mV dV/dt 1 \ 1.66 V 25.0MS/s 14 Sep 2016 40.0µs 1.00 V 2 1.00 V 10k points 02:26:12 Cursor Units Selected Waveform Cursors On Screen Waveform Screen

The first one is 11001100, the second one is 11110000



# RealTerm simulation diagrams



## 4. Conclusion

We accomplished building an asynchronous serial transmitter where we could send both a single data transmission and a continuous data transmission.

## Lessons learned:

- Creating a top module for the entire design is helpful (nexys4DDR module vs transmitter module)
- Test benches are the first step in debugging the code before other physical & visual tests
- Using oscilloscope to test the functionality of the transmitter module through Nexys4DDR board terminal connections
- Time management

## References

[1] ECE Department. Lab 2 – Sequential FPGA Design with Verilog. ECE Department, Lafayette College. Revised September 4, 2016