

- Bit 13 CONT
  - 0: single conversion mode, 1: continuous conversion mode
- o Bits 9 to 6 L

## ADC\_ISR

- Reset value = 0
  - Bit O ADRDY (ADC Ready, set to 1 by HW when ADC is enabled and ready)
  - Bit 2 EOC
    - When EACH CHANNEL conversion ends, this bit is set by hardware
    - Means data is available at ADC\_DR
    - If SW reads ADC\_DR, this bit is AUTOMATICALLY CLEARED
    - 0: Conversion not complete, 1: Conversion complete
  - Bit 3 EOS
    - When ALL CHANNELS conversion ends, this bit is set by hardware
    - Means data is available at ADC\_DR
    - 0: Conversion not complete, 1: Conversion complete

## PRELAB9

- Try changing the sampling rate from ADC\_SAMPR1
- ADC global register map