

By now, you're familiar with a module, which is a circuit that interacts with its outside through input and output ports. Larger, more complex circuits are built by *composing* bigger modules out of smaller modules and other pieces (such as assign statements and always blocks) connected together. This forms a hierarchy, as modules can contain instances of other modules.

The figure below shows a very simple circuit with a sub-module. In this exercise, create one instance of module **mod\_a**, then connect the module's three pins (in1, in2, and out) to your top-level module's three ports (wires a, b, and out). The module mod\_a is provided for you — you must instantiate it.

When connecting modules, only the ports on the module are important. You do not need to know the code inside the module. The code for module mod\_a looks like this:

```
module mod_a ( input in1, input in2, output out );
    // Module body
endmodule
```

The hierarchy of modules is created by instantiating one module inside another, as long as all of the modules used belong to the same project (so the compiler knows where to find the module). The code for one module is not written *inside* another module's body (Code for different modules are not nested).

You may connect signals to the module by port name or port position. For extra practice, try both methods.



- 너 이제 모듈이랑 친해졌어. 더 복잡한 회로는 큰 모듈과 작은 모듈 그리고 다른 파츠들의 결합으로 구성된다. 이 형태는 계승적이다. 즉, 모듈은 다른 모듈의 인스턴스를 포함할 수 있다는 것임.

아래 figure는 sub-module을 포함한 매우 간단한 회로다. 연습을 위해 top-level module를 만들고, mod\_a랑 결합시켜라. Mod\_a는 우리가 줄 거니까 상위 레벨 모듈만 만들면 된다.

# **Connecting Signals to Module Ports**

There are two commonly-used methods to connect a wire to a port: by position or by name.

## By position

The syntax to connect wires to ports by position should be familiar, as it uses a C-like syntax. When instantiating a module, ports are connected left to right according to the module's declaration. For example:

```
mod_a instance1 ( wa, wb, wc );
```

This instantiates a module of type mod\_a and gives it an *instance name* of "instance1", then connects signal wa (outside the new module) to the **first** port (in1) of the new module, wb to the **second** port (in2), and wc to the **third** port (out). One drawback of this syntax is that if the module's port list changes, all instantiations of the module will also need to be found and changed to match the new module.

## By name

Connecting signals to a module's ports *by name* allows wires to remain correctly connected even if the port list changes. This syntax is more verbose, however.

```
mod_a instance2 ( .out(wc), .in1(wa), .in2(wb) );
```

The above line instantiates a module of type mod\_a named "instance2", then connects signal wa (outside the module) to the port **named** in1, wb to the port **named** in2, and wc to the port **named** out. Notice how the ordering of ports is irrelevant here because the connection will be made to the correct name, regardless of its position in the submodule's port list. Also notice the period immediately preceding the port name in this syntax.

위 글은 포트끼리 연결하는 두 가지 방법을 설명한다.

코드

결과

## module — Compile and simulate

Running Quartus synthesis. <u>Show Quartus messages...</u> Running ModelSim simulation. <u>Show Modelsim messages...</u>

### **Status: Success!**

You have solved 20 problems. See my progress...

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (0 = correct, 1 = incorrect).

