

# **Priority Encoder** (Beta Release)

Version 0.1



### Copyright

Copyright © 2021 Rapid Silicon. All rights reserved. This document may not, in whole or part, be reproduced, modified, distributed, or publicly displayed without prior written consent from Rapid Silicon ("Rapid Silicon").

#### **Trademarks**

All Rapid Silicon trademarks are as listed at www.rapidsilicon.com. Synopsys and Synplify Pro are trademarks of Synopsys, Inc. Aldec and Active-HDL are trademarks of Aldec, Inc. Modelsim and Questa are trademarks or registered trademarks of Siemens Industry Software Inc. or its subsidiaries in the United States or other countries. All other trademarks are the property of their respective owners.

#### **Disclaimers**

NO WARRANTIES: THE INFORMATION PROVIDED IN THIS DOCUMENT IS "AS IS" WITHOUT ANY EXPRESS OR IMPLIED WARRANTY OF ANY KIND INCLUDING WARRANTIES OF ACCURACY, COMPLETENESS, MERCHANTABILITY, NONINFRINGEMENT OF INTELLECTUAL PROPERTY, OR FITNESS FOR ANY PARTICULAR PURPOSE. IN NO EVENT WILL RAPID SILICON OR ITS SUPPLIERS BE LIABLE FOR ANY DAMAGES WHATSOEVER (WHETHER DIRECT, INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL, INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OF OR INABILITY TO USE THE INFORMATION PROVIDED IN THIS DOCUMENT, EVEN IF RAPID SILICON HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. BECAUSE SOME JURISDICTIONS PROHIBIT THE EXCLUSION OR LIMITATION OF CERTAIN LIABILITY, SOME OF THE ABOVE LIMITATIONS MAY NOT APPLY TO YOU.

Rapid Silicon may make changes to these materials, specifications, or information, or to the products described herein, at any time without notice. Rapid Silicon makes no commitment to update this documentation. Rapid Silicon reserves the right to discontinue any product or service without notice and assumes no obligation to correct any errors contained herein or to advise any user of this document of any correction if such be made. Rapid Silicon recommends its customers obtain the latest version of the relevant information to establish that the information being relied upon is current and before ordering any products.



### **Contents**

| IP Summary                      | 3  |
|---------------------------------|----|
| Introduction                    | 3  |
| Features                        | 3  |
| Overview                        | 4  |
| Priority Encoder                | 4  |
| IP Specification                | 5  |
| IP Support Details              | 6  |
| Resource Utilization            | 6  |
| Port List                       | 7  |
| Parameters                      | 7  |
| Design Flow                     | 8  |
| IP Customization and Generation | 8  |
| Parameters Customization        | 9  |
| Test Bench                      | 10 |
| Revision History                | 11 |



### **IP Summary**

#### Introduction

A Priority Encoder is an IP core that assigns a priority to a set of input signals and generates a binary code representing the highest-priority signal. Priority encoders are commonly used in digital systems to manage interrupts, data selection, and address decoding. The IP core takes in multiple inputs, and based on their priority, it assigns a unique code to the highest-priority input. This unique code can then be used to select a specific input or to trigger a specific action in the system. The priority encoder IP core is highly configurable, allowing designers to specify the number of inputs and the output code width to match the requirements of the application.

### **Features**

- Support LSB high priority option
- Support up to 8 bits wide priority encoding



### **Overview**

### **Priority Encoder**

A Priority Encoder IP core is a part of Raptor Design Suite that is used to encode multiple binary inputs and determine the highest priority input that is active, based on a predefined priority scheme. This IP core is often used in digital systems to manage interrupts, data selection, and address decoding. It typically consists of a combinational logic circuit that examines the input signals and assigns a priority to them. The output of the combinational logic circuit is a binary code representing the highest-priority input. The number of inputs and the output code width can be specified to match the requirements of the application. The IP core is highly configurable, making it a versatile and flexible solution for digital systems that require efficient management of multiple input signals.



Figure 1: Priority Encoder Block Diagram



## **IP Specification**

A Priority Encoder IP core detects the highest-order bit that is set to 1 in the input and generates a corresponding binary code. Priority encoders are commonly used in microprocessors, where they help in determining the priority of interrupts. The input width of this ip core varies from 2 to 8 depending upon application. The output width depends upon width of input signal. Two priority schemes are supported by this IP core.i.e. LSB Scheme and MSB Scheme.



Figure 2: Top Module



### **IP Support Details**

The Table 1 gives the support details for Priority Encoder.

| Co     | mpliance     |              | IP Resources    |           |                  | Tool Flow               |            |           |
|--------|--------------|--------------|-----------------|-----------|------------------|-------------------------|------------|-----------|
| Device | Interface    | Source Files | Constraint File | Testbench | Simulation Model | Analyze and Elaboration | Simulation | Synthesis |
| GEMINI | Non-standard | Verilog      | -               | -         | -                | Raptor                  | Raptor     | Raptor    |

Table 1: Support Details

### **Resource Utilization**

The parameters for computing the maximum and the minimum resource utilization are given in Table 2.

| Tool        | Raptor Design Suite |               |           |          |  |
|-------------|---------------------|---------------|-----------|----------|--|
| FPGA Device | GEMINI              |               |           |          |  |
|             | Resource Utilizatio |               |           |          |  |
| Minimum     | Options             | Configuration | Resources | Utilized |  |
| Resource    | •                   |               |           |          |  |
|             | WIDTH               | 2             | LUTS      | 2        |  |
|             | LSB_HIGH_PRIORITY   | False         | -         | -        |  |
| Maximum     | Options             | Configuration | Resources | Utilized |  |
| Resource    |                     | <b>3</b>      |           |          |  |
|             | WIDTH               | 8             | LUTS      | 11       |  |
|             | LSB_HIGH_PRIORITY   | True          | -         | -        |  |

Table 2: Resource Utilization



### **Ports**

Table 3 lists the top interface ports of the Priority Encoder.

| Signal Name      | I/O | Description                          |
|------------------|-----|--------------------------------------|
| input_unencoded  | I   | Unencoded input of priority encoder  |
| output_unencoded | 0   | Unencoded output of priority encoder |
| output_valid     | 0   | Output valid signal                  |
| output_encoded   | 0   | Encoded output of priority encoder   |

Table 3: Port List

### **Parameters**

Table 4 lists the parameters of the Priority Encoder.

| Parameter         | Values     | Default<br>Value | Description              |
|-------------------|------------|------------------|--------------------------|
| LSB_HIGH_PRIORITY | True/False | False            | Priority Encoding Scheme |
| WIDTH             | 2 - 8      | 4                | Width of Input Signal    |

Table 4: Parameters



### **Design Flow**

#### **IP Customization and Generation**

Priority Encoder IP core is a part of the Raptor Design Suite Software. A customized IP can be generated from the Raptor's IP configuration window as shown in figure 3.



Figure 3: IP List



#### **Parameters Customization**

From the IP configuration window, the parameters of the Priority Encoder can be configured and its features can be enabled for generating a customized IP core that suits the user application requirements. All parameters are shown in Figure 4. In Figure 4, the module name specifies the name of both the Verilog file and the top-level IP name that will be generated based on above configured parameters. The Output Dir is a directory option that allows the user to specify where they want the generated IP to be saved.



Figure 4: IP Configuration



# **Test Bench**

There is no testbench for this IP Core.



# **Revision History**

| Date Version              |     | Revisions                                   |  |  |
|---------------------------|-----|---------------------------------------------|--|--|
| Novem-<br>ber 20,<br>2023 | 0.1 | Initial version Priority Encoder User Guide |  |  |