Acol 215 (22nd Sept.) Integrated circuits (1Cs) Important barameters that distinguist logic families 1) fan-out -> the number of outputs fan-in - the number of inputs
for a gate (11) bower discipation: power consumed by
the circuit (that must be
Obtained from the power supply).

propagation - delay 1 -> 0 0 -> 1 noise margin maximum external noise voltage that can be added to an imput signal voithout causing an underivable change in behavious.

Computer-Aided Design of VLSI Circuits circuit will behave "as expected is fabricated G Before the circuit Hardware Him + Yerilog ? CAD-Tools encode the design in this laying e encode the + J
good/desirable
behaviour n confication Hond wife dies

Gate-level Minimization Inding an optimal gate-level implementation of a Boolean function. of the digital logic complexity gctes that imprement a given function is directly proportional TO the complexity of the algebraic expression that represents the function. -> function can have different equivalent representation 3 simplifying the representation Me've seenthen but not Justematically what we mean by "Imple" here? -) We will assume that the "simplest" algebraic expression will have the least number of ferms and the smallest number of literals in each term.

Karnaugh Maps (or K-maps) Two variable K-map n, y 4 minterns 2/y', 2y', 2y, 2y
mo m2 m1 m3

these represent Boolean functions M 7

Three -variable K-map 1's in adjacent cells then
the expression can be simplified

Amy two minterms that are in adjacent cells when combined with an 'OR' lead to removal of the discimilar variable. F(x,y,2) = [2(2,3,4,5)]Example n 97 00 01 11 10 0 mo m<sub>2</sub> m<sub>3</sub> m<sub>2</sub> 2'y  $\frac{1}{1} \frac{m_1}{1} \frac{m_2}{1} \frac{m_6}{1} = \frac{1}{2} \frac{m_1}{1} + \frac{1}{2} \frac{m_2}{1}$ ny + x'y



