```
//Kunal Mukherjee;
     //3/7/2019
    //Assignment 5: I2C Master Out
 4
 5
    #include "stm321432.h"
 6
    #include "string.h"
8
    void GPIO_Init(void);
 9
10
    void I2C1 Initialize(void);
11
     void I2C1 Start (unsigned long SlaveAddress,
12
                      char size,
13
                      char direction);
14
15
    void I2C1 Stop(void);
    void I2C1_WaitLineIdle(void);
16
17
18
    int I2C1 SendData(char SlaveAddress,
19
                        char size,
20
                        char * pData);
21
22
    int main()
23
       char * data = "55";
24
25
26
       unsigned char slaveAddress = 0x53;
27
       int i;
28
       GPIO Init();
29
30
       I2C1_Initialize();
31
32
       while(1)
33
34
         I2C1 SendData(slaveAddress, sizeof(data), data);
3.5
36
         for (i = 0; i < 1000; i++);
37
       }
38
     }
39
40
     void GPIO Init(void)
41
       RCC AHB2ENR |= (1 << 0); //GPIOA clk enable
42
43
44
       //set up PA9 as alternate func I2C1 SCL
45
       //set up PA10 as alternate func I2C1 SDA
46
47
       GPIOA MODER
                    &= \sim (3 << (2 * 9)); //clear the GPIOA mode bits
48
       GPIOA MODER
                    |= (2 << (2 * 9)); //set port PA9 is alternate 10
49
50
       GPIOA MODER
                    &= \sim (3 << (2 * 10)); //clear the GPIOA mode bits
51
       GPIOA MODER
                    |= (2 << (2 * 10)); //set port PA10 is alternate 10
52
53
       GPIOA AFRH
                      |= (4 << (4 * 1)); //alt func 4, port pin 1,
54
                                         //control bit are 4 bit wide
55
       GPIOA AFRH
                     |= (4 << (4 * 2)); //alt func 4, port pin 1,
56
57
                                         //control bit are 4 bit wide
58
59
       GPIOA OTYPER |= (1 << 9); //pa9 as open-drain
60
       GPIOA_OTYPER \mid = (1 << 10); //pal0 as open-drain
61
62
       GPIOA PUPDR &= \sim (3 << (2 * 9)); //no pull-up/pull-dn
63
       GPIOA PUPDR &= \sim (3 << (2 * 10)); //no pull-up/pull-dn
64
6.5
66
     void I2C1 Initialize(void)
67
       RCC APB1ENR1 \mid= 1 << 21; //I2C1 clock enable
68
69
       I2C1 CR1 &= ~I2C CR1 PE;
70
71
       I2C1\_TIMINGR \mid = 0 \iff 28; //Fpresc = Fi2c/(0+1) = 4 MHz
72
       I2C1 TIMINGR |= 5 << 20; //SCLDEL = 5 -> 1.5 us
```

```
I2C1 TIMINGR |= 5 << 16; //SDADEL = 5 -> 1.5 us
        I2C1 TIMINGR |= 19 << 8; //SCLH = 19 -> Thigh = 5 us
 75
        I2C1 TIMINGR \mid= 19; //SCLL = 19 -> Tlow = 5 us
 76
 77
        I2C1 CR1 |= I2C_CR1_PE; //peripheral enbale
 78
 79
 80
      void I2C1 Start (unsigned long SlaveAddress,
 81
                       char size,
 82
                       char direction)
 83
 84
        unsigned long temp = I2C1 CR2;
 8.5
        temp &= 0xFC009800; //clear SADD, NBYTES, RELOAD, AUTOEND, RD WRN, START, STOP
 86
 87
 88
        if(direction == READ)
 89
 90
          temp |= I2C CR2 WRN;
 91
        }
 92
        else
 93
        {
 94
            temp &= ~ (unsigned long) I2C CR2 WRN;
 95
 96
 97
        temp |= SlaveAddress << 1; //why the shift of one
 98
        temp |= (unsigned long) size << 16;
 99
        temp |= I2C CR2 START;
100
101
        I2C1 CR2 = temp;
102
103
104
      void I2C1 Stop(void)
105
106
        //generate the STOP bit after the current byte has been transferred
107
        I2C1 CR2 |= I2C CR2 STOP;
108
109
        //wait while stopf flag is reset
110
        while ((I2C1_ISR & I2C_ISR_STOPF) == 0);
111
112
        I2C1 ICR |= I2C ICR STOPCF; //write 1 to clear STOPF flag
113
114
115
      void I2C1 WaitLineIdle(void)
116
117
        while ((I2C1_ISR & I2C_ISR_BUSY) == I2C_ISR_BUSY); //if busy wait
118
119
120
      int I2C1 SendData(char SlaveAddress,
121
                         char size,
122
                         char * pData)
123
124
        int i;
125
        if (size <= 0 || pData == NULL) return -1;</pre>
126
127
        //wait until the line is idle
128
        I2C1 WaitLineIdle();
129
130
        I2C1_Start(SlaveAddress, size, WRITE);
131
        for (i = 0; i < size; i++)</pre>
132
133
134
          //wait for Tx to be empty
135
          while((I2C1 ISR & I2C ISR TXIS) == 0);
136
          //TXIS is cleared by writing to the TXDR reg
137
          I2C1_TXDR = pData[i];
138
139
140
        //wait intil TC flag is set
141
        while ((I2C1 ISR & I2C ISR TC) == 0 &&
                 (I2C\overline{1} ISR \& I2\overline{C} ISR NACKF) == 0);
142
143
        if (( I2C1_ISR & I2C_ISR_NACKF) != 0)
144
```

## C:\Users\kunmu\Documents\Kunal\UE courses\EE-454\Assignment\_5\main.c

```
145 return -1;

146

147 I2C1_Stop();

148

149 return 0;

150 }

151

152
```

```
//Kunal Mukheriee
     //3/15/2019
 3
 4
   #define READ 1
 5 #define WRITE 0
   #define I2C_CR1_PE (1 << 0)
#define I2C_CR2_WRN (1 << 10)
 6
   #define I2C CR1 PE
 7
14 #define I2C_ISR_TC (1 << 06)
15 #define I2C ISR NACKF (1 << 04)
16 #define I2C ISR RXNE (1 << 02)
17 #define I2C ISR ADDCODE (127 << 17)
18 #define I2C ISR DIR
                              (1 << 16)
19
    //RCC starts at 0x4002 1000
20
21
     #define RCC AHB2ENR (*((volatile unsigned long *) 0x4002104C)) //AHB2 peripheral clock enable register
     #define RCC APB1ENR1 (*((volatile unsigned long *) 0x40021058)) //APB1 peripheral clock enable register 1
22
23
     //GPIOA start 0x4800 0000
24
     #define GPIOA MODER (*((volatile unsigned long *) 0x48000000)) //GPIO A Mode register
25
     #define GPIOA OTYPER (*((volatile unsigned long *) 0x48000004)) //GPIO A Output type reg
26
    #define GPIOA OSPEEDR (*((volatile unsigned long *) 0x48000008)) //GPIO A Output speed register
27
28 #define GPIOA PUPDR (*((volatile unsigned long *) 0x4800000C)) //GPIO A Pudr register
29 #define GPIOA_AFRL (*((volatile unsigned long *) 0x48000020)) //GPIO A Alternate func register low 30 #define GPIOA_AFRH (*((volatile unsigned long *) 0x48000024)) //GPIO A Alternate func register high
   #define GPIOA ODR
                           (*((volatile unsigned long *) 0x48000014)) //GPIO A Output data reg
33 //GPIOB start 0x4800 0400
34 #define GPIOB MODER (*((volatile unsigned long *) 0x48000400)) //GPIO B Mode register
35 #define GPIOB_PUPDR (*((volatile unsigned long *) 0x4800040C)) //GPIO B Pudr register
36
   #define GPIOB_BSRR (*((volatile unsigned long *) 0x48000418)) //GPIO B Output Bit set/reset register
37
     #define GPIOB_AFRL (*((volatile unsigned long *) 0x48000420)) //GPIO B Alternate func register
    #define GPIOB ODR (*((volatile unsigned long *) 0x48000414)) //GPIO B Output data reg
38
39
40
    //ADC start 0x5004 0000
   #define ADC_ISR (*((volatile unsigned long *) 0x50040000)) //ADC interrupt and status register
41
   #define ADC IER
                          (*((volatile unsigned long *) 0x50040004)) //ADC interrupt enable register
42
                         (*((volatile unsigned long *) 0x50040008)) //ADC control register
43 #define ADC CR
   #define ADC SQR1 (*((volatile unsigned long *) 0x50040030)) //ADC regular sequence register
44
45 #define ADC_DR (*((volatile unsigned long *) 0x50040040)) //ADC data register
46 #define ADC_CCR (*((volatile unsigned long *) 0x50040308)) //ADC common control register
47 #define ADC CFGR (*((volatile unsigned long *) 0x5004000C)) //ADC configuration register
48
49 //TIM2 start 0x4000 0000
50 #define TIM2_CR1 (*((volatile unsigned long *) 0x40000000)) //TIM2 control register
51 #define TIM2_EGR (*((volatile unsigned long *) 0x40000014)) //TIM2 event generation register
52
     #define TIM2_CCMR1 (*((volatile unsigned long *) 0x40000018)) //TIM2 capture/compare mode register
   #define TIM2_CCMR2 (*((volatile unsigned long *) 0x4000001C)) //TIM2 capture/compare mode register
#define TIM2_PSC (*((volatile unsigned long *) 0x40000028)) //TIM2 event generation register
#define TIM2_ARR (*((volatile unsigned long *) 0x4000002C)) //TIM2 auto-reload register
53
54
55
56 #define TIM2 CCR1 (*((volatile unsigned long *) 0x40000034)) //TIM2 capture/compare register
   #define TIM2 CCR2 (*((volatile unsigned long *) 0x40000038)) //TIM2 capture/compare register
57
58 #define TIM2_CCR3 (*((volatile unsigned long *) 0x4000003C)) //TIM2 capture/compare register
59 #define TIM2 CCR4 (*((volatile unsigned long *) 0x40000040)) //TIM2 capture/compare register
60 #define TIM2 CCER (*((volatile unsigned long *) 0x40000020)) //TIM2 capture/compare enable register
61 #define TIM2 DIER (*((volatile unsigned long *) 0x4000000C)) //TIM2 interrupt enable register
62 #define TIM2 SR (*((volatile unsigned long *) 0x40000010)) //TIM2 status register
63
64 //I2C1 starts 0x4000 5400
   #define I2C1_CR1 (*((volatile unsigned long *) 0x40005400)) //I2C1 status register
#define I2C1_CR2 (*((volatile unsigned long *) 0x40005404)) //I2C1 status register
65
66
67
     #define I2C1_TIMINGR (*((volatile unsigned long *) 0x40005410)) //I2C1 timing register
    68
69
70
71
72
```

## C:\Users\kunmu\Documents\Kunal\UE courses\EE-454\Assignment\_5\stm32l432.h

```
//I2C3 starts 0x4000 5C00
    #define I2C3 CR1
                         (*((volatile unsigned long *) 0x40005C00)) //I2C3 status register
75
   #define I2C3 CR2
                         (*((volatile unsigned long *) 0x40005C04)) //I2C3 status register
76
   #define I2C3 TIMINGR (*((volatile unsigned long *) 0x40005C10)) //I2C3 timing register
77
    #define I2C3_ISR (*((volatile unsigned long *) 0x40005C18)) //I2C3 interrupt and starts register
    #define I2C3_ICR
78
                         (*((volatile unsigned long *) 0x40005C1C)) //I2C3 interrupt control register
79
    #define I2C3_TXDR (*((volatile unsigned long *) 0x40005C28)) //I2C3 tranfer data register
80
    #define I2C3 RXDR
                       (*((volatile unsigned long *) 0x40005C24)) //I2C3 receive data register
81
82
    //NVIC 0xE000 E100 programmer maunal
    #define NVIC ISER0
                              (*((volatile unsigned long *) 0xE000E100)) ////ISER0
83
84
    //SYSCFG 0x4001 0000
85
    #define SYSCFG EXTICR1
                              (*((volatile unsigned long *) 0x40010008)) //SYSCFG
86
87
   //EXTI 0x4001 0400
88
   #define EXTI IMR1
                              (*((volatile unsigned long*) 0x40010400)) //EXTI IMR1
90 #define EXTI RTSR1
                              (*((volatile unsigned long*) 0x40010408)) //EXTI RTSR1
91
    #define EXTI PR1
                              (*((volatile unsigned long*) 0x40010414)) //EXTI PR1
92
93
94
95
96
```