Circuit diagram for high speed transistor switch is shown in figure below.

In a simple transistor switch, by placing a capacitor In parallel with  $R_1$  switching speed of a transistor Is greatly increases.

Since the base circuit will appears like a compensated Attenuator.

Operation of this circuit is same as the Operation of simple transistor switch.



## Design of transistor switch:

In the above circuit diagram,

**V**<sub>CC</sub> must be high (to allow maximum output voltage swing)

**V<sub>BB</sub> is also high** (to increase breakdown voltage of a transistor)

 $R_C$  must be low (for immediate charging of an output capacitance)

assume that, Transistor is in OFF state if input voltage is V(0)

And it is in ON (saturation) state if input voltage is V(1).

We need to select proper values for  $R_1 \& R_2$  to satisfy the above conditions.

### **NOTE:**

1. a transistor is said to be in cutoff (OFF) region when only

$$V_{BE} < V_{BE(cutoff)}$$

2. a transistor is said to be in saturation (ON) region when only

$$I_B \ge I_{B(\min)}$$

Where

$$I_{B(\min)} = \frac{I_C}{h_{FE}}$$

3. if a transistor is in ON state , then  $V_{BE} = V_{BE(sat)}$  ,  $V_{CE} = V_{CE(sat)}$ 

#### **UNIT-3**

#### TRANSISTOR SWITCHING TIMINGS

Case(i): If input voltage = V(0) then transistor must be in OFF state. Then the

circuit diagram is redrawn as

(For DC analysis capacitor is replaced with an open circuit)

By using super position principle,

$$V_{BE} = V_{BE}$$
 due to  $V(0) + V_{BE}$  due to  $-V_{BB}$ 

$$V_{BE}$$
 due to  $V(0) = \frac{V(0)R_2}{R_1 + R_2}$ 

$$V_{BE}$$
 due to -  $V_{BB} = \frac{-V_{BB}R_1}{R_1 + R_2}$ 

$$V_{BE} = \frac{-V_{BB}R_1}{R_1 + R_2} + \frac{V(0)R_2}{R_1 + R_2}$$



a transistor is said to be in cutoff (OFF) region when only

$$V_{BE} < V_{BE(cutoff)}$$

So 
$$\frac{-V_{BB}R_1}{R_1 + R_2} + \frac{V(0)R_2}{R_1 + R_2} < V_{BE(cutoff)}$$
 -----(1)

Case(ii): If input voltage = V(1) then transistor must be in ON state. then the circuit



$$I_{B(\mathrm{min})} = \frac{V_{CC} - V_{CE(sat)}}{R_C h_{FE}}$$

From the circuit shown ,  $I_B = I_1$ -  $I_2$ 

$$I_{B} = \left(\frac{V(1) - V_{BE(sat)}}{R_{1}}\right) - \left(\frac{V_{BE(sat)} - (-V_{BB})}{R_{2}}\right)$$

Therefore, we know the necessary condition to keep the transistor in ON state is

$$\left(\frac{V(1) - V_{BE(sat)}}{R_1}\right) - \left(\frac{V_{BE(sat)} - (-V_{BB})}{R_2}\right) \ge \frac{V_{CC} - V_{CE(sat)}}{R_C h_{FE}} - \dots - (2)$$

 $R_1 \& R_2$  values should be selected to satisfy equations (1) &(2)

# Typical n-p-n transistor junction voltages at $25^{\circ}$ C:

|    | V <sub>CE(sat)</sub> | V <sub>BE(sat)</sub> | V <sub>BE(active)</sub> | V <sub>BE(cut in)</sub> | V <sub>BE(cutoff)</sub> |
|----|----------------------|----------------------|-------------------------|-------------------------|-------------------------|
| Si | 0.3V                 | 0.7V                 | 0.6V                    | 0.5V                    | 0.0V                    |
| Ge | 0.1V                 | 0.3V                 | 0.2V                    | 0.1V                    | -0.1V                   |