

# Single Port RAM Verification Plan

| Date       | Document Version | Remarks                                  | Drafted by    |
|------------|------------------|------------------------------------------|---------------|
| 25-06-2024 | Version 1.0      | Design Overview                          | K Vijay Kumar |
| 26-06-2024 | Version 2.0      | Updated Verification Architecture and    | K Vijay Kumar |
|            |                  | Implementation                           |               |
| 04-07-2024 | Version 3.0      | Updated test cases to simulation results | K Vijay Kumar |

# **VERIFICATION DOCUMENT- Single Port RAM**

# Contents

| CHAPTER 1 - DESIGN OVERVIEW               | 4  |
|-------------------------------------------|----|
| 1.1 Single port RAM:                      | 4  |
| 1.2 Advantages of single port RAM:        | 4  |
| 1.3 Disadvantages of single port RAM:     | 4  |
| 1.4 Use cases of single port RAM:         | 5  |
| 1.5 Project Overview of single port RAM:  | 5  |
| 1.6 Single Port Design Features           | 6  |
| 1.7 Design Limitation                     | 6  |
| 1.8 Design diagram with interface signals | 7  |
| CHAPTER 2 – TEST BENCH ARCHITECTURE       | 8  |
| 2.1 Verification Architecture:            | 8  |
| CHAPTER 3 – TEST BENCH IMPLEMENTATION     | 10 |
| 3.1 Interface: (intf)                     | 10 |
| 3.2 Transaction: (ram_tx)                 | 11 |
| 3.3 Generator: (ram_gtr)                  | 12 |
| 3.4 Driver: (ram_drv)                     | 13 |
| 3.5 Monitor: (ram_mon)                    | 14 |
| 3.6 Reference Model: (ram_ref)            | 15 |
| 3.7 Scoreboard: (ram_sb)                  | 16 |
| 3.8 Environment: (ram_env)                | 17 |
| 3.9 Test: (ram_test)                      | 18 |

| 3.10 Top: (ram_top)                                                  | 19 |
|----------------------------------------------------------------------|----|
| CHAPTER 4 – TEST PLAN AND TEST CASES                                 | 20 |
| CHAPTER 5 – USER GUIDE                                               | 21 |
| 5.1 Simulating in QuestaSim vlog 10.6c Compiler 2017.07 Jul 25 2017  | 22 |
| 5.2 Coverage using QuestaSim vlog 10.6c Compiler 2017.07 Jul 25 2017 | 22 |
| CHAPTER 6 – SIMULATION RESULTS                                       | 23 |
| 6.1 Test cases                                                       | 23 |
| 6.1.1 write_with_write_en                                            | 23 |
| 6.1.2 read_with_read_en                                              | 24 |
| 6.1.3 read_or_write_with_reset                                       | 25 |
| 6.2 Regression                                                       | 25 |

### **CHAPTER 1 - DESIGN OVERVIEW**

### 1.1 Single port RAM:

A single port memory is a type of memory that can be accessed by only one device or process at a time. In this type of memory, data can be written and read from the same port. It is generally used in applications where only one processor is used, and the memory is not required to be accessed by multiple processors simultaneously.

### 1.2 Advantages of single port RAM:

- 1. Simplicity: Single port memories are simple to design and implement compared to multi-port memories.
- 2. Lower power consumption: Single port memories consume less power compared to multi-port memories because they do not require complex circuitry.
- 3. Reduced complexity: Since single port memories can be accessed by only one device at a time, there is no need for synchronization between multiple devices, thus reducing complexity.

# 1.3 Disadvantages of single port RAM:

- 1. Limited access: Single port memories can only be accessed by one device at a time, which limits their use in multi-processor systems.
- 2. Lower throughput: Since only one device can access the memory at a time, the throughput is lower compared to multi-port memories.
- 3. Higher latency: Due to the limited access, single port memories may have higher latency when multiple devices are waiting to access the memory

### 1.4 Use cases of single port RAM:

- 1. **Microcontroller systems:** Single port memories are widely used in microcontroller systems, where only one processor is used.
- 2. **Embedded systems:** Single port memories are also used in embedded systems, where low power consumption and simplicity are critical factors.
- 3. **Image and video processing:** Single port memories can be used in image and video processing applications to store and retrieve data.
- 4. **Signal processing:** Single port memories can also be used in signal processing applications to store and retrieve data.

### 1.5 Project Overview of single port RAM:

- This is a single port RAM
- ➤ The operating frequency for the RAM is 25MHz. All changes in the RAM happen at the positive edge of the clock.
- ➤ This RAM is 8 bits wide and 32 locations deep.

be done using that truncated location.

- ➤ When the synchronous active high reset is asserted, the RAM goes into an idle state, i.e., the data output becomes Z.
- RAM supports both Read and write operations. If an invalid address is specified for a write operation, the RAM does nothing. However, if an invalid address is specified for a read operation, i.e., address value > that supported by the address width, the invalid address is truncated to fit in the address width and the data read from the RAM will
- It does not support concurrent read and write operations.

### 1.6 Single Port Design Features

- o The design is a single port RAM
- The RAM clock frequency is 25 MHz
- o The depth of the RAM is 32 locations
- The data width is 8-bits
- Changes in the RAM happen at positive edge of clock
- Synchronous active high reset. On assertion, the data output becomes 'z'
- The write operation into the RAM is supported. For invalid address, the RAM does nothing
- The read operation from the RAM is supported.
   For invalid address, i.e., address value > that supported by the address width, the invalid address is truncated to fit in the address width and the data read from the RAM will be done using that truncated location

### 1.7 Design Limitation

 The RAM does not support simultaneous (concurrent) read and write operations

# 1.8 Design diagram with interface signals



Fig 1.1: SinglePort RAM Design block

| Pin name  | Direction | Width in bits | Functionality                                         |
|-----------|-----------|---------------|-------------------------------------------------------|
| clk       | Input     | 1             | Clock signal to the RAM                               |
| reset     | Input     | 1             | Active high reset signal, to reset the RAM operations |
| write_enb | Input     | 1             | Active high signal to enable write operation          |
| read_enb  | Input     | 1             | Active high signal to enable the read operation       |
| data_in   | Input     | 8             | Data input to the RAM                                 |
| address   | Input     | 5             | Address to identify the memory location from 0 to 31  |
| data_out  | Output    | 8             | Data output from the RAM                              |

Fig 1.2: Ports information about Single Port RAM

### **CHAPTER 2 – TEST BENCH ARCHITECTURE**

#### 2.1 Verification Architecture:



Fig 2.1 System Verilog Verification Architecture

A Testbench architecture typically refers to the structure and organization of a testbench environment used for verifying the design under test. It defines the components of the SV testbench, such as the top-level testbench module, driver, monitor, scoreboard, generator, transactions, reference module. It also specifies how these components interact with each other and with the design under test through interface.



Fig 2.2 Verification Architecture for Single Port RAM

### **CHAPTER 3 – TEST BENCH IMPLEMENTATION**

# 3.1 Interface: (intf)



- All the inputs and outputs of the RAM are defined
- Clocking blocks are defined separately for driver, monitor and reference model (cb\_drv, cb\_mon, cb\_ref)
- Modports are defined separately for driver, monitor and reference model (mp\_drv, mp\_mon, mp\_ref)
- The clocking block provides input and output skew

# 3.2 Transaction: (ram\_tx)



- All the inputs are declared as random variables
- Constraints are defined for the required inputs
- A copy function is defined to copy all the inputs to a separate object

# 3.3 Generator: (ram\_gtr)



- Handle (original\_tx) is defined for the class ram\_tx
- Mailbox (mbx\_gd) is defined which is used to transfer data between generator and driver
- A "start" task is used to randomize the input values using the object, actual
  and the randomized values are put into mailbox (mbx\_gd) by calling copy
  method of class ram\_tx using object, actual

# 3.4 Driver: (ram\_drv)



- Handle (drv\_tx) is created for the class ram\_tx
- Mailbox (mbx\_dg) is defined which is used to transfer data between driver and generator
- Mailbox (mbx\_dr) is defined which is used to transfer data between driver and reference model
- Virtual Interface v\_intf\_drv is defined to drive the DUT
- Coverage of the input variables are defined
- A start task is defined to get randomized input values from the generator using mailbox (mbx\_dg) and assign it to variables of object, drv\_tx. Then drives the DUT through virtual interface (v\_intf\_drv)

# 3.5 Monitor: (ram\_mon)



- Handle (mon\_tx) is created for the class ram\_tx
- Mailbox (mbx\_ms) is defined which is used to transfer data between monitor and scoreboard
- Virtual Interface v\_intf\_mon is defined to observe the outputs of DUT
- Coverage for the output variables of DUT is performed
- A start task is defined to observe the outputs of DUT using v\_intf\_mon and assign it to the properties of object, mon\_tx. Then it is put into mailbox, mbx\_ms.

# 3.6 Reference Model: (ram\_ref)



- Handle (ref tx) is created for the class ram tx
- Mailbox (mbx\_rd) is defined which is used to transfer data between reference model and driver
- Mailbox (mbx\_rs) is defined which is used to transfer data between reference model and scoreboard
- Virtual Interface v\_intf\_ref is defined to include skew to the clock
- A local memory (mem) is defined to depict the RAM
- A start task is defined to get input values from driver using mailbox, mbx\_rd and obtain the output for obtained inputs using skewed clock through virtual interface (v\_intf\_ref). Then put the obtained values to mailbox, mbx\_rs using object ref\_tx

# 3.7 Scoreboard: (ram\_sb)



- Handle (ref2sb\_tx) is created for the class ram\_tx
- Handle (mon2sb\_tx) is created for the class ram\_tx
- Mailbox (mbx\_sr) is defined which is used to transfer data between scoreboard and reference model
- Mailbox (mbx\_sm) is defined which is used to transfer data between scoreboard and monitor
- Two local memories (ref\_mem and mon\_mem) are defined to store values from reference model and monitor
- Two variables match and mismatch are declared to provide number of matches and mismatches between the actual and expected results
- A start task is defined to get values from mailbox, mbx\_sr and mbx\_sm into memories ref\_mem and mon\_mem.
- A compare task is defined to compare the memories and increment match and mismatch variables

# 3.8 Environment: (ram\_env)



- Virtual Interface v\_intf\_drv, v\_intf\_mon and v\_intf\_ref are defined for driver, monitor and reference model
- Mailbox (mbx\_gd) is defined for generator to driver connection
- Mailbox (mbx\_dr) is defined for driver to reference model connection
- Mailbox (mbx\_ms) is defined for monitor to scoreboard connection
- Mailbox (mbx\_rs) is defined for reference model to scoreboard connection
- A build task is defined to create objects for all mailboxes and objects env\_gen, env\_drv, env\_mon, env\_ref, env\_sb for classes generator, driver, monitor, reference model, scoreboard
- A start task is defined to call all the start task of each class objects parallelly
- Finally calling the compare task of scoreboard

# 3.9 Test: (ram\_test)



- Virtual Interface v\_intf\_drv, v\_intf\_mon and v\_intf\_ref are defined for driver, monitor and reference model
- Object is created for class environment by passing all the virtual interfaces defined
- A run task is defined to call the build and start tasks of environment class

# 3.10 Top: (ram\_top)



- Imports package (ram\_pkg) to include all the classes.
- Defining clock (clk) and reset (rst)
- Generating clock and driving the reset signal
- DUT and Interface (ram\_intf) are instantiated
- Object for test class is defined and the task run is called

# **CHAPTER 4 – TEST PLAN AND TEST CASES**

| S.No | TestName                 | Test Description                                                               | Priority | Status |
|------|--------------------------|--------------------------------------------------------------------------------|----------|--------|
| 1    | write_with_write_en      | We will test writing to the RAM with 25MHz, write_en high and low reset        | 1        | Pass   |
| 2    | read_with_read_en        | We will test reading from the RAM with 25MHz, read_en high and low reset       | 1        | Pass   |
| 3    | read_or_write_with_reset | We will test reading and writing from and to the RAM with 25MHz and high reset | 1        | Pass   |

# **CHAPTER 5 – DESIGN VERIFICATION COMPONENTS**

https://github.com/kvjk2001/Single Port RAM

### **CHAPTER 6 – USER GUIDE**

### 6.1 Simulating in QuestaSim vlog 10.6c Compiler 2017.07 Jul 25 2017

Questa-sim opening command: vsim \$

Compilation command: vlog <testbench file>

End-Of-Elaboration command: vsim -novopt -suppress 12110 <top level modules-object>

Waveform command: add wave -position insertpoint sim:/ <top level modules-object>/duv/\*

**Logfile command:** add log -r sim:/ <top level modules-object>/\*

Run command: run -all

### 6.2 Coverage using QuestaSim vlog 10.6c Compiler 2017.07 Jul 25 2017

#### The below commands are used to get code coverage and functional coverage report:

vlib work

vlog -sv +acc +cover +fcover -l ram\_top.log ram\_top.sv

vsim -vopt work.top -voptargs=+acc=npr -assertdebug -l simulation.log -coverage -c -do

"coverage save -onexit -assert -directive -cvg -codeAll coverage.ucdb; run -all; coverage report - detail; exit"

vcover report -html coverage.ucdb -htmldir covReport -details

cd covReport/

firefox index.html

# **CHAPTER 7 – SIMULATION RESULTS**

### 7.1 Test cases

# 7.1.1 write\_with\_write\_en

### Waveform:



# **Coverage Report:**

| Coverage Summary by                  | Structi | ure:    | Coverage Sum    | mary l | by Typ | e:       |          |         |          |
|--------------------------------------|---------|---------|-----------------|--------|--------|----------|----------|---------|----------|
| Design Scope ← Hits % ← Coverage % ← |         |         | Total Coverage: |        |        |          |          | 68.65%  | 60.18%   |
| ор                                   | 68.57%  | 66.74%  | Coverage Type ∢ | Bins ∢ | Hits ∢ | Misses 4 | Weight • | % Hit ∢ | Coverage |
| intf_inst                            | 64.15%  | 81.00%  | Covergroups     | 11     | 5      | 6        | 1        | 45.45%  | 32.50%   |
| duv                                  | 64.17%  | 64.01%  | Statements      | 184    | 137    | 47       | 1        | 74.45%  | 74.45%   |
| am top sv unit                       | 68.71%  | 64.73%  | Branches        | 15     | 10     | 5        | 1        | 66.66%  | 66.66%   |
| ram_tx/copy                          | 0.00%   | 0.00%   | FEC Conditions  | 4      | 1      | 3        | 1        | 25.00%  | 25.00%   |
| ram_tx_write/copy                    | 100.00% | 100.00% | Toggles         | 104    | 65     | 39       | 1        | 62.50%  | 62.50%   |
| ram_tx_read/copy                     | 0.00%   | 0.00%   | Assertions      | 1      | 1      | 0        | 1        | 100.00% | 100.00%  |
| ram_gtr/new                          | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_gtr/start                        | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_drv                              | 64.44%  | 61.56%  |                 |        |        |          |          |         |          |
| ram_mon                              | 94.11%  | 50.00%  |                 |        |        |          |          |         |          |
| ram_refer/new                        | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_refer/start                      | 69.23%  | 56.66%  |                 |        |        |          |          |         |          |
| ram_sb/new                           | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_sb/start                         | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_sb/compare_report                | 50.00%  | 50.00%  |                 |        |        |          |          |         |          |
| ram_env/new                          | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_env/build                        | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_env/start                        | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_test/new                         | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| ram_test/run                         | 0.00%   | 0.00%   |                 |        |        |          |          |         |          |
| test_write/new                       | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| test_write/run                       | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| test_read/new                        | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| test_read/run                        | 0.00%   | 0.00%   |                 |        |        |          |          |         |          |
| test_regression/new                  | 100.00% | 100.00% |                 |        |        |          |          |         |          |
| test regression/run                  | 0.00%   | 0.00%   |                 |        |        |          |          |         |          |

# 7.1.2 read\_with\_read\_en

# Waveform:



# **Coverage Report:**

| overage Summary by                                       | y Structi                   | ure:                                   | Coverage Sum    | mary l | by Typ | e:       |          |         |          |
|----------------------------------------------------------|-----------------------------|----------------------------------------|-----------------|--------|--------|----------|----------|---------|----------|
| esign Scope ∢                                            | Total Coverage:             |                                        |                 |        |        | 67.08%   | 55.37%   |         |          |
| ор                                                       | 65.00%                      | 59.53%                                 | Coverage Type • | Bins ∢ | Hits ∢ | Misses 4 | Weight ∢ | % Hit ∢ | Coverage |
| intf_inst                                                | 60.37%                      | 79.00%                                 | Covergroups     | 11     | 5      | 6        | 1        | 45.45%  | 32.50%   |
| duv                                                      | 59.70%                      | 56.76%                                 | Statements      | 184    | 137    | 47       | 1        | 74.45%  | 74.45%   |
| am top sv unit                                           | 68.71%                      | 64.73%                                 | Branches        | 15     | 10     | 5        | 1        | 66.66%  | 66.66%   |
| ram_tx/copy                                              | 0.00%                       | 0.00%                                  | FEC Conditions  | 4      | 0      | 4        | 1        | 0.00%   | 0.00%    |
| ram_tx_write/copy                                        | 0.00%                       | 0.00%                                  | Toggles         | 104    | 61     | 43       | 1        | 58.65%  | 58.65%   |
| ram_tx_read/copy                                         | 100.00%                     | 100.00%                                | Assertions      | 1      | 1      | 0        | 1        | 100.00% | 100.00%  |
| ram_gtr/new                                              | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_gtr/start                                            | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_drv                                                  | 64.44%                      | 61.56%                                 |                 |        |        |          |          |         |          |
| ram_mon                                                  | 94.11%                      | 50.00%                                 |                 |        |        |          |          |         |          |
| ram_refer/new                                            | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_refer/start                                          | 69.23%                      | 56.66%                                 |                 |        |        |          |          |         |          |
| ram_sb/new                                               | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_sb/start                                             | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_sb/compare_report                                    | 50.00%                      | 50.00%                                 |                 |        |        |          |          |         |          |
| ram_env/new                                              | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_env/build                                            | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_env/start                                            | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
|                                                          | 100.00%                     | 100.00%                                |                 |        |        |          |          |         |          |
| ram_test/new                                             |                             |                                        |                 |        |        |          |          |         |          |
| ram_test/new<br>ram_test/run                             | 0.00%                       | 0.00%                                  |                 |        |        |          |          |         |          |
|                                                          | 0.00%<br>100.00%            |                                        |                 |        |        |          |          |         |          |
| ram_test/run                                             |                             |                                        |                 |        |        |          |          |         |          |
| ram_test/run<br>test_write/new                           | 100.00%                     | 100.00%<br>0.00%                       |                 |        |        |          |          |         |          |
| ram_test/run<br>test_write/new<br>test_write/run         | 100.00%<br>0.00%            | 100.00%<br>0.00%<br>100.00%            |                 |        |        |          |          |         |          |
| ram test/run test write/new test_write/run test_read/new | 100.00%<br>0.00%<br>100.00% | 100.00%<br>0.00%<br>100.00%<br>100.00% |                 |        |        |          |          |         |          |

#### 7.1.3 read\_or\_write\_with\_reset

#### Waveform:



### 7.2 Regression

Writing and then reading from the RAM

#### Waveform:



#### **Coverage Report:**

